2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2014-10-03 10:21:06 +00:00
|
|
|
/*
|
|
|
|
* UniPhier SG (SoC Glue) block registers
|
|
|
|
*
|
2017-01-21 09:05:26 +00:00
|
|
|
* Copyright (C) 2011-2015 Copyright (C) 2011-2015 Panasonic Corporation
|
|
|
|
* Copyright (C) 2016-2017 Socionext Inc.
|
|
|
|
* Author: Masahiro Yamada <yamada.masahiro@socionext.com>
|
2014-10-03 10:21:06 +00:00
|
|
|
*/
|
|
|
|
|
2017-01-21 09:05:26 +00:00
|
|
|
#ifndef UNIPHIER_SG_REGS_H
|
|
|
|
#define UNIPHIER_SG_REGS_H
|
2014-10-03 10:21:06 +00:00
|
|
|
|
2020-07-30 09:28:08 +00:00
|
|
|
#include <linux/bitops.h>
|
|
|
|
|
2019-07-10 11:07:40 +00:00
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
#include <linux/compiler.h>
|
ARM: uniphier: detect register base addresses run-time
Until the last SoC, the register addresses have been hard-coded because
they are always constant. For a planned new SoC, the register bases
will be completely changed. I insist on supporting multiple SoCs/boards
by a single defconfig (uniphier_v8_defconfig) since duplicating similar
defconfig files is a maintenance burden. The base addresses must be
fixed-up at run-time somehow.
Previously, the board init code identified the SoC by reading out the
SG_REVISION register. This is much easier than parsing DT.
You cannot do it any more because the base address of SG will be
changed. The SG_REVISION register exists to read out the SoC ID, but
you never know its address before identifying the SoC. Oh well.
So, the possible solution is to parse the DT, and find out the node
with "*-soc-glue" compatible string. Then, sg_base is set to the value
of the "reg" property. The sc_base is set up likewise.
It is worth noting a pit-fall. Having sc_base and sg_base in the global
scope will make the life easier, but the global variables are poorly
supported before the relocation. In fact, the .bss section overwraps
with DT. Allocating them in the .bss section would break DT. So, I gave
dummy initializers to assign them in the .data section.
Signed-off-by: Masahiro Yamada <yamada.masahiro@socionext.com>
2019-07-10 11:07:42 +00:00
|
|
|
#ifdef CONFIG_ARCH_UNIPHIER_V8_MULTI
|
|
|
|
extern void __iomem *sg_base;
|
|
|
|
#else
|
2019-07-10 11:07:40 +00:00
|
|
|
#define sg_base ((void __iomem *)SG_BASE)
|
|
|
|
#endif
|
ARM: uniphier: detect register base addresses run-time
Until the last SoC, the register addresses have been hard-coded because
they are always constant. For a planned new SoC, the register bases
will be completely changed. I insist on supporting multiple SoCs/boards
by a single defconfig (uniphier_v8_defconfig) since duplicating similar
defconfig files is a maintenance burden. The base addresses must be
fixed-up at run-time somehow.
Previously, the board init code identified the SoC by reading out the
SG_REVISION register. This is much easier than parsing DT.
You cannot do it any more because the base address of SG will be
changed. The SG_REVISION register exists to read out the SoC ID, but
you never know its address before identifying the SoC. Oh well.
So, the possible solution is to parse the DT, and find out the node
with "*-soc-glue" compatible string. Then, sg_base is set to the value
of the "reg" property. The sc_base is set up likewise.
It is worth noting a pit-fall. Having sc_base and sg_base in the global
scope will make the life easier, but the global variables are poorly
supported before the relocation. In fact, the .bss section overwraps
with DT. Allocating them in the .bss section would break DT. So, I gave
dummy initializers to assign them in the .data section.
Signed-off-by: Masahiro Yamada <yamada.masahiro@socionext.com>
2019-07-10 11:07:42 +00:00
|
|
|
#endif /* __ASSEMBLY__ */
|
2019-07-10 11:07:40 +00:00
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
/* Base Address */
|
2019-07-10 11:07:40 +00:00
|
|
|
#define SG_BASE 0x5f800000
|
2014-10-03 10:21:06 +00:00
|
|
|
|
|
|
|
/* Revision */
|
2019-07-10 11:07:40 +00:00
|
|
|
#define SG_REVISION 0x0000
|
2020-07-30 09:28:08 +00:00
|
|
|
#define SG_REVISION_TYPE_MASK GENMASK(23, 16)
|
|
|
|
#define SG_REVISION_MODEL_MASK GENMASK(10, 8)
|
|
|
|
#define SG_REVISION_REV_MASK GENMASK(4, 0)
|
2014-10-03 10:21:06 +00:00
|
|
|
|
|
|
|
/* Memory Configuration */
|
2019-07-10 11:07:40 +00:00
|
|
|
#define SG_MEMCONF 0x0400
|
2014-10-03 10:21:06 +00:00
|
|
|
|
2015-09-21 15:27:39 +00:00
|
|
|
#define SG_MEMCONF_CH0_SZ_MASK ((0x1 << 10) | (0x03 << 0))
|
2015-01-21 06:27:47 +00:00
|
|
|
#define SG_MEMCONF_CH0_SZ_64M ((0x0 << 10) | (0x01 << 0))
|
|
|
|
#define SG_MEMCONF_CH0_SZ_128M ((0x0 << 10) | (0x02 << 0))
|
|
|
|
#define SG_MEMCONF_CH0_SZ_256M ((0x0 << 10) | (0x03 << 0))
|
|
|
|
#define SG_MEMCONF_CH0_SZ_512M ((0x1 << 10) | (0x00 << 0))
|
|
|
|
#define SG_MEMCONF_CH0_SZ_1G ((0x1 << 10) | (0x01 << 0))
|
2015-09-21 15:27:39 +00:00
|
|
|
#define SG_MEMCONF_CH0_NUM_MASK (0x1 << 8)
|
2014-10-03 10:21:06 +00:00
|
|
|
#define SG_MEMCONF_CH0_NUM_1 (0x1 << 8)
|
|
|
|
#define SG_MEMCONF_CH0_NUM_2 (0x0 << 8)
|
|
|
|
|
2015-09-21 15:27:39 +00:00
|
|
|
#define SG_MEMCONF_CH1_SZ_MASK ((0x1 << 11) | (0x03 << 2))
|
2015-01-21 06:27:47 +00:00
|
|
|
#define SG_MEMCONF_CH1_SZ_64M ((0x0 << 11) | (0x01 << 2))
|
|
|
|
#define SG_MEMCONF_CH1_SZ_128M ((0x0 << 11) | (0x02 << 2))
|
|
|
|
#define SG_MEMCONF_CH1_SZ_256M ((0x0 << 11) | (0x03 << 2))
|
|
|
|
#define SG_MEMCONF_CH1_SZ_512M ((0x1 << 11) | (0x00 << 2))
|
|
|
|
#define SG_MEMCONF_CH1_SZ_1G ((0x1 << 11) | (0x01 << 2))
|
2015-09-21 15:27:39 +00:00
|
|
|
#define SG_MEMCONF_CH1_NUM_MASK (0x1 << 9)
|
2014-10-03 10:21:06 +00:00
|
|
|
#define SG_MEMCONF_CH1_NUM_1 (0x1 << 9)
|
|
|
|
#define SG_MEMCONF_CH1_NUM_2 (0x0 << 9)
|
|
|
|
|
2015-09-21 15:27:39 +00:00
|
|
|
#define SG_MEMCONF_CH2_SZ_MASK ((0x1 << 26) | (0x03 << 16))
|
2015-01-21 06:27:48 +00:00
|
|
|
#define SG_MEMCONF_CH2_SZ_64M ((0x0 << 26) | (0x01 << 16))
|
|
|
|
#define SG_MEMCONF_CH2_SZ_128M ((0x0 << 26) | (0x02 << 16))
|
|
|
|
#define SG_MEMCONF_CH2_SZ_256M ((0x0 << 26) | (0x03 << 16))
|
|
|
|
#define SG_MEMCONF_CH2_SZ_512M ((0x1 << 26) | (0x00 << 16))
|
2016-04-21 05:43:18 +00:00
|
|
|
#define SG_MEMCONF_CH2_SZ_1G ((0x1 << 26) | (0x01 << 16))
|
2015-09-21 15:27:39 +00:00
|
|
|
#define SG_MEMCONF_CH2_NUM_MASK (0x1 << 24)
|
2015-01-21 06:27:48 +00:00
|
|
|
#define SG_MEMCONF_CH2_NUM_1 (0x1 << 24)
|
|
|
|
#define SG_MEMCONF_CH2_NUM_2 (0x0 << 24)
|
2016-04-21 05:43:18 +00:00
|
|
|
/* PH1-LD6b, ProXstream2, PH1-LD20 only */
|
2015-09-21 15:27:41 +00:00
|
|
|
#define SG_MEMCONF_CH2_DISABLE (0x1 << 21)
|
2015-01-21 06:27:48 +00:00
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
#define SG_MEMCONF_SPARSEMEM (0x1 << 4)
|
|
|
|
|
2019-07-10 11:07:40 +00:00
|
|
|
#define SG_USBPHYCTRL 0x0500
|
|
|
|
#define SG_ETPHYPSHUT 0x0554
|
|
|
|
#define SG_ETPHYCNT 0x0550
|
2016-05-24 12:14:01 +00:00
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
/* Pin Control */
|
2019-07-10 11:07:40 +00:00
|
|
|
#define SG_PINCTRL_BASE 0x1000
|
2014-10-03 10:21:06 +00:00
|
|
|
|
2015-09-21 15:27:40 +00:00
|
|
|
/* PH1-Pro4, PH1-Pro5 */
|
2019-07-10 11:07:40 +00:00
|
|
|
#define SG_LOADPINCTRL 0x1700
|
2014-10-03 10:21:06 +00:00
|
|
|
|
|
|
|
/* Input Enable */
|
2019-07-10 11:07:40 +00:00
|
|
|
#define SG_IECTRL 0x1d00
|
2014-10-03 10:21:06 +00:00
|
|
|
|
|
|
|
/* Pin Monitor */
|
2019-07-10 11:07:40 +00:00
|
|
|
#define SG_PINMON0 0x00100100
|
|
|
|
#define SG_PINMON2 0x00100108
|
2014-10-03 10:21:06 +00:00
|
|
|
|
|
|
|
#define SG_PINMON0_CLK_MODE_UPLLSRC_MASK (0x3 << 19)
|
|
|
|
#define SG_PINMON0_CLK_MODE_UPLLSRC_DEFAULT (0x0 << 19)
|
|
|
|
#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27A (0x2 << 19)
|
|
|
|
#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27B (0x3 << 19)
|
|
|
|
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_MASK (0x3 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_24576KHZ (0x0 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ (0x1 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_6144KHZ (0x2 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_6250KHZ (0x3 << 16)
|
|
|
|
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_DEFAULT (0x0 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U (0x1 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_20480KHZ (0x2 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A (0x3 << 16)
|
|
|
|
|
2017-01-21 09:05:26 +00:00
|
|
|
#endif /* UNIPHIER_SG_REGS_H */
|