2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
2018-03-09 03:39:24 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2016-2017 Intel Corporation <www.intel.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _SOCFPGA_S10_BASE_HARDWARE_H_
|
|
|
|
#define _SOCFPGA_S10_BASE_HARDWARE_H_
|
|
|
|
|
2018-05-18 14:05:21 +00:00
|
|
|
#define SOCFPGA_CCU_ADDRESS 0xf7000000
|
2018-03-09 03:39:24 +00:00
|
|
|
#define SOCFPGA_SDR_SCHEDULER_ADDRESS 0xf8000400
|
|
|
|
#define SOCFPGA_HMC_MMR_IO48_ADDRESS 0xf8010000
|
|
|
|
#define SOCFPGA_SDR_ADDRESS 0xf8011000
|
2019-11-27 07:55:14 +00:00
|
|
|
#ifdef CONFIG_TARGET_SOCFPGA_AGILEX
|
|
|
|
#define SOCFPGA_FW_MPU_DDR_SCR_ADDRESS 0xf8020200
|
|
|
|
#else
|
2018-05-18 14:05:21 +00:00
|
|
|
#define SOCFPGA_FW_MPU_DDR_SCR_ADDRESS 0xf8020100
|
2019-11-27 07:55:14 +00:00
|
|
|
#endif
|
2018-03-09 03:39:24 +00:00
|
|
|
#define SOCFPGA_SMMU_ADDRESS 0xfa000000
|
|
|
|
#define SOCFPGA_MAILBOX_ADDRESS 0xffa30000
|
|
|
|
#define SOCFPGA_UART0_ADDRESS 0xffc02000
|
|
|
|
#define SOCFPGA_UART1_ADDRESS 0xffc02100
|
|
|
|
#define SOCFPGA_SPTIMER0_ADDRESS 0xffc03000
|
|
|
|
#define SOCFPGA_SPTIMER1_ADDRESS 0xffc03100
|
|
|
|
#define SOCFPGA_SYSTIMER0_ADDRESS 0xffd00000
|
|
|
|
#define SOCFPGA_SYSTIMER1_ADDRESS 0xffd00100
|
2018-05-18 14:05:21 +00:00
|
|
|
#define SOCFPGA_L4WD0_ADDRESS 0xffd00200
|
|
|
|
#define SOCFPGA_L4WD1_ADDRESS 0xffd00300
|
|
|
|
#define SOCFPGA_L4WD2_ADDRESS 0xffd00400
|
|
|
|
#define SOCFPGA_L4WD3_ADDRESS 0xffd00500
|
2018-03-09 03:39:24 +00:00
|
|
|
#define SOCFPGA_GTIMER_SEC_ADDRESS 0xffd01000
|
|
|
|
#define SOCFPGA_GTIMER_NSEC_ADDRESS 0xffd02000
|
|
|
|
#define SOCFPGA_CLKMGR_ADDRESS 0xffd10000
|
|
|
|
#define SOCFPGA_RSTMGR_ADDRESS 0xffd11000
|
|
|
|
#define SOCFPGA_SYSMGR_ADDRESS 0xffd12000
|
|
|
|
#define SOCFPGA_PINMUX_DEDICATED_IO_ADDRESS 0xffd13000
|
2018-05-18 14:05:21 +00:00
|
|
|
#define SOCFPGA_FIREWALL_L4_PER 0xffd21000
|
|
|
|
#define SOCFPGA_FIREWALL_L4_SYS 0xffd21100
|
|
|
|
#define SOCFPGA_FIREWALL_SOC2FPGA 0xffd21200
|
|
|
|
#define SOCFPGA_FIREWALL_LWSOC2FPGA 0xffd21300
|
|
|
|
#define SOCFPGA_FIREWALL_TCU 0xffd21400
|
2018-03-09 03:39:24 +00:00
|
|
|
#define SOCFPGA_DMANONSECURE_ADDRESS 0xffda0000
|
|
|
|
#define SOCFPGA_DMASECURE_ADDRESS 0xffda1000
|
|
|
|
#define SOCFPGA_OCRAM_ADDRESS 0xffe00000
|
|
|
|
#define GICD_BASE 0xfffc1000
|
|
|
|
#define GICC_BASE 0xfffc2000
|
|
|
|
|
|
|
|
#endif /* _SOCFPGA_S10_BASE_HARDWARE_H_ */
|