2005-01-09 23:16:25 +00:00
|
|
|
/*
|
|
|
|
* armboot - Startup Code for OMP2420/ARM1136 CPU-core
|
|
|
|
*
|
2005-01-10 00:01:04 +00:00
|
|
|
* Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
|
2005-01-09 23:16:25 +00:00
|
|
|
*
|
2011-08-04 16:45:45 +00:00
|
|
|
* Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
|
|
|
|
* Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
|
2009-05-13 08:54:10 +00:00
|
|
|
* Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
|
2005-01-09 23:16:25 +00:00
|
|
|
* Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
|
|
|
|
* Copyright (c) 2003 Kshitij <kshitij@ti.com>
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
2005-01-10 00:01:04 +00:00
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
2005-01-09 23:16:25 +00:00
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
2010-10-26 12:34:52 +00:00
|
|
|
#include <asm-offsets.h>
|
2005-01-09 23:16:25 +00:00
|
|
|
#include <config.h>
|
|
|
|
#include <version.h>
|
|
|
|
.globl _start
|
2005-01-10 00:01:04 +00:00
|
|
|
_start: b reset
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifdef CONFIG_SPL_BUILD
|
2008-01-17 07:43:25 +00:00
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
|
|
|
|
_hang:
|
|
|
|
.word do_hang
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678 /* now 16*4=64 */
|
|
|
|
#else
|
2005-01-09 23:16:25 +00:00
|
|
|
ldr pc, _undefined_instruction
|
|
|
|
ldr pc, _software_interrupt
|
|
|
|
ldr pc, _prefetch_abort
|
|
|
|
ldr pc, _data_abort
|
|
|
|
ldr pc, _not_used
|
|
|
|
ldr pc, _irq
|
|
|
|
ldr pc, _fiq
|
|
|
|
|
2005-01-10 00:01:04 +00:00
|
|
|
_undefined_instruction: .word undefined_instruction
|
2005-01-09 23:16:25 +00:00
|
|
|
_software_interrupt: .word software_interrupt
|
|
|
|
_prefetch_abort: .word prefetch_abort
|
|
|
|
_data_abort: .word data_abort
|
|
|
|
_not_used: .word not_used
|
|
|
|
_irq: .word irq
|
|
|
|
_fiq: .word fiq
|
2005-01-10 00:01:04 +00:00
|
|
|
_pad: .word 0x12345678 /* now 16*4=64 */
|
2011-07-13 05:11:07 +00:00
|
|
|
#endif /* CONFIG_SPL_BUILD */
|
2005-01-09 23:16:25 +00:00
|
|
|
.global _end_vect
|
|
|
|
_end_vect:
|
|
|
|
|
|
|
|
.balignl 16,0xdeadbeef
|
|
|
|
/*
|
|
|
|
*************************************************************************
|
|
|
|
*
|
|
|
|
* Startup Code (reset vector)
|
|
|
|
*
|
|
|
|
* do important init only if we don't start from memory!
|
|
|
|
* setup Memory and board specific bits prior to relocation.
|
|
|
|
* relocate armboot to ram
|
|
|
|
* setup stack
|
|
|
|
*
|
|
|
|
*************************************************************************
|
|
|
|
*/
|
|
|
|
|
2010-09-17 11:10:40 +00:00
|
|
|
.globl _TEXT_BASE
|
2005-01-09 23:16:25 +00:00
|
|
|
_TEXT_BASE:
|
2010-10-07 19:51:12 +00:00
|
|
|
.word CONFIG_SYS_TEXT_BASE
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* These are defined in the board-specific linker script.
|
2010-10-13 05:57:14 +00:00
|
|
|
* Subtracting _start from them lets the linker put their
|
|
|
|
* relative position in the executable instead of leaving
|
|
|
|
* them null.
|
2005-01-09 23:16:25 +00:00
|
|
|
*/
|
2010-10-13 05:57:14 +00:00
|
|
|
.globl _bss_start_ofs
|
|
|
|
_bss_start_ofs:
|
|
|
|
.word __bss_start - _start
|
2010-09-17 11:10:40 +00:00
|
|
|
|
2012-10-10 21:11:41 +00:00
|
|
|
.global _image_copy_end_ofs
|
|
|
|
_image_copy_end_ofs:
|
|
|
|
.word __image_copy_end - _start
|
|
|
|
|
2010-10-13 05:57:14 +00:00
|
|
|
.globl _bss_end_ofs
|
|
|
|
_bss_end_ofs:
|
2011-03-01 22:59:59 +00:00
|
|
|
.word __bss_end__ - _start
|
2010-09-17 11:10:40 +00:00
|
|
|
|
2011-03-01 23:02:04 +00:00
|
|
|
.globl _end_ofs
|
|
|
|
_end_ofs:
|
|
|
|
.word _end - _start
|
|
|
|
|
2005-01-09 23:16:25 +00:00
|
|
|
#ifdef CONFIG_USE_IRQ
|
|
|
|
/* IRQ stack memory (calculated at run-time) */
|
|
|
|
.globl IRQ_STACK_START
|
|
|
|
IRQ_STACK_START:
|
|
|
|
.word 0x0badc0de
|
|
|
|
|
|
|
|
/* IRQ stack memory (calculated at run-time) */
|
|
|
|
.globl FIQ_STACK_START
|
|
|
|
FIQ_STACK_START:
|
|
|
|
.word 0x0badc0de
|
|
|
|
#endif
|
|
|
|
|
2010-09-17 11:10:40 +00:00
|
|
|
/* IRQ stack memory (calculated at run-time) + 8 bytes */
|
|
|
|
.globl IRQ_STACK_START_IN
|
|
|
|
IRQ_STACK_START_IN:
|
|
|
|
.word 0x0badc0de
|
|
|
|
|
|
|
|
/*
|
|
|
|
* the actual reset code
|
|
|
|
*/
|
|
|
|
|
|
|
|
reset:
|
|
|
|
/*
|
|
|
|
* set the cpu to SVC32 mode
|
|
|
|
*/
|
|
|
|
mrs r0,cpsr
|
|
|
|
bic r0,r0,#0x1f
|
|
|
|
orr r0,r0,#0xd3
|
|
|
|
msr cpsr,r0
|
|
|
|
|
|
|
|
#ifdef CONFIG_OMAP2420H4
|
|
|
|
/* Copy vectors to mask ROM indirect addr */
|
|
|
|
adr r0, _start /* r0 <- current position of code */
|
|
|
|
add r0, r0, #4 /* skip reset vector */
|
|
|
|
mov r2, #64 /* r2 <- size to copy */
|
|
|
|
add r2, r0, r2 /* r2 <- source end address */
|
|
|
|
mov r1, #SRAM_OFFSET0 /* build vect addr */
|
|
|
|
mov r3, #SRAM_OFFSET1
|
|
|
|
add r1, r1, r3
|
|
|
|
mov r3, #SRAM_OFFSET2
|
|
|
|
add r1, r1, r3
|
|
|
|
next:
|
|
|
|
ldmia r0!, {r3-r10} /* copy from source address [r0] */
|
|
|
|
stmia r1!, {r3-r10} /* copy to target address [r1] */
|
|
|
|
cmp r0, r2 /* until source end address [r2] */
|
|
|
|
bne next /* loop until equal */
|
|
|
|
bl cpy_clk_code /* put dpll adjust code behind vectors */
|
|
|
|
#endif
|
|
|
|
/* the mask ROM code should have PLL and others stable */
|
|
|
|
#ifndef CONFIG_SKIP_LOWLEVEL_INIT
|
|
|
|
bl cpu_init_crit
|
|
|
|
#endif
|
|
|
|
|
2013-01-08 10:18:02 +00:00
|
|
|
bl _main
|
2010-09-17 11:10:40 +00:00
|
|
|
|
|
|
|
/*------------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* void relocate_code (addr_sp, gd, addr_moni)
|
|
|
|
*
|
|
|
|
* This "function" does not return, instead it continues in RAM
|
|
|
|
* after relocating the monitor code.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
.globl relocate_code
|
|
|
|
relocate_code:
|
|
|
|
mov r4, r0 /* save addr_sp */
|
|
|
|
mov r5, r1 /* save addr of gd */
|
|
|
|
mov r6, r2 /* save addr of destination */
|
|
|
|
|
|
|
|
adr r0, _start
|
2010-11-30 23:58:34 +00:00
|
|
|
cmp r0, r6
|
2012-09-01 20:49:52 +00:00
|
|
|
moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
|
2013-01-08 10:18:02 +00:00
|
|
|
beq relocate_done /* skip relocation */
|
2010-11-30 23:58:33 +00:00
|
|
|
mov r1, r6 /* r1 <- scratch for copy_loop */
|
2012-10-10 21:11:41 +00:00
|
|
|
ldr r3, _image_copy_end_ofs
|
2010-10-13 05:57:14 +00:00
|
|
|
add r2, r0, r3 /* r2 <- source end address */
|
2010-09-17 11:10:40 +00:00
|
|
|
|
|
|
|
copy_loop:
|
|
|
|
ldmia r0!, {r9-r10} /* copy from source address [r0] */
|
2010-11-30 23:58:33 +00:00
|
|
|
stmia r1!, {r9-r10} /* copy to target address [r1] */
|
2010-10-05 14:06:39 +00:00
|
|
|
cmp r0, r2 /* until source end address [r2] */
|
|
|
|
blo copy_loop
|
2010-09-17 11:10:40 +00:00
|
|
|
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2010-10-13 05:57:14 +00:00
|
|
|
/*
|
|
|
|
* fix .rel.dyn relocations
|
|
|
|
*/
|
|
|
|
ldr r0, _TEXT_BASE /* r0 <- Text base */
|
2010-11-30 23:58:33 +00:00
|
|
|
sub r9, r6, r0 /* r9 <- relocation offset */
|
2010-10-13 05:57:14 +00:00
|
|
|
ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
|
|
|
|
add r10, r10, r0 /* r10 <- sym table in FLASH */
|
|
|
|
ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
|
|
|
|
add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
|
|
|
|
ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
|
|
|
|
add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
|
2010-09-17 11:10:40 +00:00
|
|
|
fixloop:
|
2010-10-24 15:18:31 +00:00
|
|
|
ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
|
|
|
|
add r0, r0, r9 /* r0 <- location to fix up in RAM */
|
2010-10-13 05:57:14 +00:00
|
|
|
ldr r1, [r2, #4]
|
2010-11-30 23:58:35 +00:00
|
|
|
and r7, r1, #0xff
|
|
|
|
cmp r7, #23 /* relative fixup? */
|
2010-10-13 05:57:14 +00:00
|
|
|
beq fixrel
|
2010-11-30 23:58:35 +00:00
|
|
|
cmp r7, #2 /* absolute fixup? */
|
2010-10-13 05:57:14 +00:00
|
|
|
beq fixabs
|
|
|
|
/* ignore unknown type of fixup */
|
|
|
|
b fixnext
|
|
|
|
fixabs:
|
|
|
|
/* absolute fix: set location to (offset) symbol value */
|
|
|
|
mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
|
|
|
|
add r1, r10, r1 /* r1 <- address of symbol in table */
|
|
|
|
ldr r1, [r1, #4] /* r1 <- symbol value */
|
2010-12-09 10:26:24 +00:00
|
|
|
add r1, r1, r9 /* r1 <- relocated sym addr */
|
2010-10-13 05:57:14 +00:00
|
|
|
b fixnext
|
|
|
|
fixrel:
|
|
|
|
/* relative fix: increase location by offset */
|
|
|
|
ldr r1, [r0]
|
|
|
|
add r1, r1, r9
|
|
|
|
fixnext:
|
|
|
|
str r1, [r0]
|
2010-10-24 15:18:31 +00:00
|
|
|
add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
|
2010-09-17 11:10:40 +00:00
|
|
|
cmp r2, r3
|
2010-10-23 21:22:38 +00:00
|
|
|
blo fixloop
|
2013-01-08 10:18:02 +00:00
|
|
|
bx lr
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
relocate_done:
|
|
|
|
|
|
|
|
bx lr
|
|
|
|
|
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2012-10-10 21:11:41 +00:00
|
|
|
|
|
|
|
_rel_dyn_start_ofs:
|
|
|
|
.word __rel_dyn_start - _start
|
|
|
|
_rel_dyn_end_ofs:
|
|
|
|
.word __rel_dyn_end - _start
|
|
|
|
_dynsym_start_ofs:
|
|
|
|
.word __dynsym_start - _start
|
2010-09-17 11:10:40 +00:00
|
|
|
|
2012-10-10 21:11:41 +00:00
|
|
|
#endif
|
2011-02-09 01:17:54 +00:00
|
|
|
|
2013-01-08 10:18:02 +00:00
|
|
|
.globl c_runtime_cpu_setup
|
|
|
|
c_runtime_cpu_setup:
|
2010-09-17 11:10:40 +00:00
|
|
|
|
2013-01-08 10:18:02 +00:00
|
|
|
bx lr
|
2010-10-13 05:57:14 +00:00
|
|
|
|
2005-01-09 23:16:25 +00:00
|
|
|
/*
|
|
|
|
*************************************************************************
|
|
|
|
*
|
|
|
|
* CPU_init_critical registers
|
|
|
|
*
|
|
|
|
* setup important registers
|
|
|
|
* setup memory timing
|
|
|
|
*
|
|
|
|
*************************************************************************
|
|
|
|
*/
|
2009-06-13 18:50:01 +00:00
|
|
|
#ifndef CONFIG_SKIP_LOWLEVEL_INIT
|
2005-01-09 23:16:25 +00:00
|
|
|
cpu_init_crit:
|
|
|
|
/*
|
|
|
|
* flush v4 I/D caches
|
|
|
|
*/
|
|
|
|
mov r0, #0
|
ARM1136: Fix cache_flush() error and correct cpu_init_crit() comments
The ARM1136 cache_flush() function uses the "mcr p15, 0, rn, c7, c7, 0"
instruction which means "Invalidate Both Caches" when in fact the intent
is to clean and invalidate all caches. So add an "mcr p15, 0, %0, c7,
c10, 0" instruction to "Clean Entire Data Cache" prior to the "Invalidate
Both Caches" instruction to insure that memory is consistent with any
dirty cache lines.
Also fix a couple of "flush v*" comments in ARM1136 cpu_init_crit() so
that they correctly describe the actual ARM1136 CP15 C7 Cache Operations
used.
Signed-off-by: George G. Davis <gdavis@mvista.com>
2010-05-11 14:15:36 +00:00
|
|
|
mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
|
|
|
|
mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* disable MMU stuff and caches
|
|
|
|
*/
|
|
|
|
mrc p15, 0, r0, c1, c0, 0
|
|
|
|
bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
|
|
|
|
bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
|
|
|
|
orr r0, r0, #0x00000002 @ set bit 2 (A) Align
|
|
|
|
orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
|
|
|
|
mcr p15, 0, r0, c1, c0, 0
|
|
|
|
|
|
|
|
/*
|
2005-01-10 00:01:04 +00:00
|
|
|
* Jump to board specific initialization... The Mask ROM will have already initialized
|
|
|
|
* basic memory. Go here to bump up clock rate and handle wake up conditions.
|
2005-01-09 23:16:25 +00:00
|
|
|
*/
|
2005-01-10 00:01:04 +00:00
|
|
|
mov ip, lr /* persevere link reg across call */
|
2005-10-06 15:08:18 +00:00
|
|
|
bl lowlevel_init /* go setup pll,mux,memory */
|
2005-01-10 00:01:04 +00:00
|
|
|
mov lr, ip /* restore link */
|
|
|
|
mov pc, lr /* back to my caller */
|
2009-06-13 18:50:01 +00:00
|
|
|
#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
|
2008-01-17 07:43:25 +00:00
|
|
|
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2005-01-09 23:16:25 +00:00
|
|
|
/*
|
|
|
|
*************************************************************************
|
|
|
|
*
|
|
|
|
* Interrupt handling
|
|
|
|
*
|
|
|
|
*************************************************************************
|
|
|
|
*/
|
|
|
|
@
|
|
|
|
@ IRQ stack frame.
|
|
|
|
@
|
|
|
|
#define S_FRAME_SIZE 72
|
|
|
|
|
|
|
|
#define S_OLD_R0 68
|
|
|
|
#define S_PSR 64
|
|
|
|
#define S_PC 60
|
|
|
|
#define S_LR 56
|
|
|
|
#define S_SP 52
|
|
|
|
|
|
|
|
#define S_IP 48
|
|
|
|
#define S_FP 44
|
|
|
|
#define S_R10 40
|
|
|
|
#define S_R9 36
|
|
|
|
#define S_R8 32
|
|
|
|
#define S_R7 28
|
|
|
|
#define S_R6 24
|
|
|
|
#define S_R5 20
|
|
|
|
#define S_R4 16
|
|
|
|
#define S_R3 12
|
|
|
|
#define S_R2 8
|
|
|
|
#define S_R1 4
|
|
|
|
#define S_R0 0
|
|
|
|
|
|
|
|
#define MODE_SVC 0x13
|
|
|
|
#define I_BIT 0x80
|
|
|
|
|
|
|
|
/*
|
|
|
|
* use bad_save_user_regs for abort/prefetch/undef/swi ...
|
|
|
|
* use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
|
|
|
|
*/
|
|
|
|
|
|
|
|
.macro bad_save_user_regs
|
2005-01-10 00:01:04 +00:00
|
|
|
sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
|
2005-01-09 23:16:25 +00:00
|
|
|
stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
|
|
|
|
|
2010-09-17 11:10:40 +00:00
|
|
|
ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
|
2005-01-10 00:01:04 +00:00
|
|
|
ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
|
2005-01-09 23:16:25 +00:00
|
|
|
add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
|
|
|
|
|
|
|
|
add r5, sp, #S_SP
|
|
|
|
mov r1, lr
|
2005-01-10 00:01:04 +00:00
|
|
|
stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
|
|
|
|
mov r0, sp @ save current stack into r0 (param register)
|
2005-01-09 23:16:25 +00:00
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro irq_save_user_regs
|
|
|
|
sub sp, sp, #S_FRAME_SIZE
|
|
|
|
stmia sp, {r0 - r12} @ Calling r0-r12
|
2005-01-10 00:01:04 +00:00
|
|
|
add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
|
|
|
|
stmdb r8, {sp, lr}^ @ Calling SP, LR
|
|
|
|
str lr, [r8, #0] @ Save calling PC
|
|
|
|
mrs r6, spsr
|
|
|
|
str r6, [r8, #4] @ Save CPSR
|
|
|
|
str r0, [r8, #8] @ Save OLD_R0
|
2005-01-09 23:16:25 +00:00
|
|
|
mov r0, sp
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro irq_restore_user_regs
|
|
|
|
ldmia sp, {r0 - lr}^ @ Calling r0 - lr
|
|
|
|
mov r0, r0
|
|
|
|
ldr lr, [sp, #S_PC] @ Get PC
|
|
|
|
add sp, sp, #S_FRAME_SIZE
|
|
|
|
subs pc, lr, #4 @ return & move spsr_svc into cpsr
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro get_bad_stack
|
2010-09-17 11:10:40 +00:00
|
|
|
ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
str lr, [r13] @ save caller lr in position 0 of saved stack
|
2005-01-10 00:01:04 +00:00
|
|
|
mrs lr, spsr @ get the spsr
|
|
|
|
str lr, [r13, #4] @ save spsr in position 1 of saved stack
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
mov r13, #MODE_SVC @ prepare SVC-Mode
|
|
|
|
@ msr spsr_c, r13
|
2005-01-10 00:01:04 +00:00
|
|
|
msr spsr, r13 @ switch modes, make sure moves will execute
|
|
|
|
mov lr, pc @ capture return pc
|
|
|
|
movs pc, lr @ jump to next instruction & switch modes.
|
2005-01-09 23:16:25 +00:00
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro get_bad_stack_swi
|
2005-01-10 00:01:04 +00:00
|
|
|
sub r13, r13, #4 @ space on current stack for scratch reg.
|
|
|
|
str r0, [r13] @ save R0's value.
|
2010-09-17 11:10:40 +00:00
|
|
|
ldr r0, IRQ_STACK_START_IN @ get data regions start
|
2005-01-09 23:16:25 +00:00
|
|
|
str lr, [r0] @ save caller lr in position 0 of saved stack
|
2005-01-10 00:01:04 +00:00
|
|
|
mrs r0, spsr @ get the spsr
|
|
|
|
str lr, [r0, #4] @ save spsr in position 1 of saved stack
|
|
|
|
ldr r0, [r13] @ restore r0
|
|
|
|
add r13, r13, #4 @ pop stack entry
|
2005-01-09 23:16:25 +00:00
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro get_irq_stack @ setup IRQ stack
|
|
|
|
ldr sp, IRQ_STACK_START
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro get_fiq_stack @ setup FIQ stack
|
|
|
|
ldr sp, FIQ_STACK_START
|
|
|
|
.endm
|
2011-07-13 05:11:07 +00:00
|
|
|
#endif /* CONFIG_SPL_BUILD */
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* exception handlers
|
|
|
|
*/
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifdef CONFIG_SPL_BUILD
|
2008-01-17 07:43:25 +00:00
|
|
|
.align 5
|
|
|
|
do_hang:
|
|
|
|
ldr sp, _TEXT_BASE /* use 32 words about stack */
|
|
|
|
bl hang /* hang and never return */
|
2011-07-13 05:11:07 +00:00
|
|
|
#else /* !CONFIG_SPL_BUILD */
|
2005-01-10 00:01:04 +00:00
|
|
|
.align 5
|
2005-01-09 23:16:25 +00:00
|
|
|
undefined_instruction:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2005-01-10 00:01:04 +00:00
|
|
|
bl do_undefined_instruction
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
software_interrupt:
|
|
|
|
get_bad_stack_swi
|
|
|
|
bad_save_user_regs
|
2005-01-10 00:01:04 +00:00
|
|
|
bl do_software_interrupt
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
prefetch_abort:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2005-01-10 00:01:04 +00:00
|
|
|
bl do_prefetch_abort
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
data_abort:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2005-01-10 00:01:04 +00:00
|
|
|
bl do_data_abort
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
not_used:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2005-01-10 00:01:04 +00:00
|
|
|
bl do_not_used
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_USE_IRQ
|
|
|
|
|
|
|
|
.align 5
|
|
|
|
irq:
|
|
|
|
get_irq_stack
|
|
|
|
irq_save_user_regs
|
2005-01-10 00:01:04 +00:00
|
|
|
bl do_irq
|
2005-01-09 23:16:25 +00:00
|
|
|
irq_restore_user_regs
|
|
|
|
|
|
|
|
.align 5
|
|
|
|
fiq:
|
|
|
|
get_fiq_stack
|
|
|
|
/* someone ought to write a more effiction fiq_save_user_regs */
|
|
|
|
irq_save_user_regs
|
2005-01-10 00:01:04 +00:00
|
|
|
bl do_fiq
|
2005-01-09 23:16:25 +00:00
|
|
|
irq_restore_user_regs
|
|
|
|
|
|
|
|
#else
|
|
|
|
|
|
|
|
.align 5
|
|
|
|
irq:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2005-01-10 00:01:04 +00:00
|
|
|
bl do_irq
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
fiq:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2005-01-10 00:01:04 +00:00
|
|
|
bl do_fiq
|
2005-01-09 23:16:25 +00:00
|
|
|
|
|
|
|
#endif
|
|
|
|
.align 5
|
|
|
|
.global arm1136_cache_flush
|
|
|
|
arm1136_cache_flush:
|
2011-06-16 23:30:48 +00:00
|
|
|
#if !defined(CONFIG_SYS_ICACHE_OFF)
|
2005-01-09 23:16:25 +00:00
|
|
|
mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
|
2010-09-17 11:10:32 +00:00
|
|
|
#endif
|
2011-06-16 23:30:48 +00:00
|
|
|
#if !defined(CONFIG_SYS_DCACHE_OFF)
|
2010-09-17 11:10:32 +00:00
|
|
|
mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
|
|
|
|
#endif
|
2005-01-09 23:16:25 +00:00
|
|
|
mov pc, lr @ back to caller
|
2011-07-13 05:11:07 +00:00
|
|
|
#endif /* CONFIG_SPL_BUILD */
|