2015-08-28 13:33:14 +00:00
|
|
|
/*
|
2016-10-07 07:43:00 +00:00
|
|
|
* Device Tree Source for UniPhier Pro5 SoC
|
2015-08-28 13:33:14 +00:00
|
|
|
*
|
2016-10-07 07:43:00 +00:00
|
|
|
* Copyright (C) 2015-2016 Socionext Inc.
|
|
|
|
* Author: Masahiro Yamada <yamada.masahiro@socionext.com>
|
2015-08-28 13:33:14 +00:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+ X11
|
|
|
|
*/
|
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
/include/ "uniphier-common32.dtsi"
|
2015-08-28 13:33:14 +00:00
|
|
|
|
|
|
|
/ {
|
2016-10-07 07:43:00 +00:00
|
|
|
compatible = "socionext,uniphier-pro5";
|
2015-08-28 13:33:14 +00:00
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <0>;
|
2016-10-07 07:43:00 +00:00
|
|
|
enable-method = "psci";
|
2015-12-16 01:54:08 +00:00
|
|
|
next-level-cache = <&l2>;
|
2015-08-28 13:33:14 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <1>;
|
2016-10-07 07:43:00 +00:00
|
|
|
enable-method = "psci";
|
2015-12-16 01:54:08 +00:00
|
|
|
next-level-cache = <&l2>;
|
2015-08-28 13:33:14 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
arm_timer_clk: arm_timer_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <50000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c_clk: i2c_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <50000000>;
|
|
|
|
};
|
|
|
|
};
|
2015-12-16 01:54:07 +00:00
|
|
|
};
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&soc {
|
2015-12-16 01:54:08 +00:00
|
|
|
l2: l2-cache@500c0000 {
|
|
|
|
compatible = "socionext,uniphier-system-cache";
|
|
|
|
reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, <0x506c0000 0x400>;
|
|
|
|
interrupts = <0 190 4>, <0 191 4>;
|
|
|
|
cache-unified;
|
|
|
|
cache-size = <(2 * 1024 * 1024)>;
|
|
|
|
cache-sets = <512>;
|
|
|
|
cache-line-size = <128>;
|
|
|
|
cache-level = <2>;
|
|
|
|
next-level-cache = <&l3>;
|
|
|
|
};
|
|
|
|
|
|
|
|
l3: l3-cache@500c8000 {
|
|
|
|
compatible = "socionext,uniphier-system-cache";
|
|
|
|
reg = <0x500c8000 0x2000>, <0x503c8100 0x8>, <0x506c8000 0x400>;
|
|
|
|
interrupts = <0 174 4>, <0 175 4>;
|
|
|
|
cache-unified;
|
|
|
|
cache-size = <(2 * 1024 * 1024)>;
|
|
|
|
cache-sets = <512>;
|
|
|
|
cache-line-size = <256>;
|
|
|
|
cache-level = <3>;
|
|
|
|
};
|
|
|
|
|
2016-02-16 08:03:51 +00:00
|
|
|
port0x: gpio@55000008 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000008 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port1x: gpio@55000010 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000010 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port2x: gpio@55000018 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000018 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port3x: gpio@55000020 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000020 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port4: gpio@55000028 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000028 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port5x: gpio@55000030 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000030 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port6x: gpio@55000038 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000038 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port7x: gpio@55000040 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000040 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port8x: gpio@55000048 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000048 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port9x: gpio@55000050 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000050 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port10x: gpio@55000058 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000058 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port11x: gpio@55000060 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000060 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port12x: gpio@55000068 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000068 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port13x: gpio@55000070 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000070 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port14x: gpio@55000078 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000078 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port17x: gpio@550000a0 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000a0 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port18x: gpio@550000a8 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000a8 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port19x: gpio@550000b0 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000b0 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port20x: gpio@550000b8 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000b8 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port21x: gpio@550000c0 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000c0 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port22x: gpio@550000c8 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000c8 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port23x: gpio@550000d0 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000d0 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port24x: gpio@550000d8 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000d8 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port25x: gpio@550000e0 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000e0 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port26x: gpio@550000e8 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000e8 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port27x: gpio@550000f0 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000f0 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port28x: gpio@550000f8 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x550000f8 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port29x: gpio@55000100 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000100 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
port30x: gpio@55000108 {
|
|
|
|
compatible = "socionext,uniphier-gpio";
|
|
|
|
reg = <0x55000108 0x8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
i2c0: i2c@58780000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58780000 0x80>;
|
2015-08-28 13:33:14 +00:00
|
|
|
#address-cells = <1>;
|
2015-12-16 01:54:07 +00:00
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 41 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c0>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
i2c1: i2c@58781000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58781000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 42 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c1>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
i2c2: i2c@58782000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58782000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 43 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c2>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
i2c3: i2c@58783000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58783000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 44 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c3>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
/* i2c4 does not exist */
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
/* chip-internal connection for DMD */
|
|
|
|
i2c5: i2c@58785000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
reg = <0x58785000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 25 4>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <400000>;
|
|
|
|
};
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
/* chip-internal connection for HDMI */
|
|
|
|
i2c6: i2c@58786000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
reg = <0x58786000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 26 4>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <400000>;
|
|
|
|
};
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2016-06-29 10:39:02 +00:00
|
|
|
aidet@5fc20000 {
|
|
|
|
compatible = "simple-mfd", "syscon";
|
|
|
|
reg = <0x5fc20000 0x200>;
|
|
|
|
};
|
|
|
|
|
2016-02-18 10:52:50 +00:00
|
|
|
emmc: sdhc@68400000 {
|
|
|
|
compatible = "socionext,uniphier-sdhc";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x68400000 0x800>;
|
|
|
|
interrupts = <0 78 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_emmc>;
|
2016-09-21 22:42:23 +00:00
|
|
|
clocks = <&mio_clk 1>;
|
2016-10-07 07:43:00 +00:00
|
|
|
reset-names = "host", "hw-reset";
|
|
|
|
resets = <&mio_rst 1>, <&mio_rst 6>;
|
2016-02-18 10:52:50 +00:00
|
|
|
bus-width = <8>;
|
|
|
|
non-removable;
|
|
|
|
};
|
|
|
|
|
|
|
|
sd: sdhc@68800000 {
|
|
|
|
compatible = "socionext,uniphier-sdhc";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x68800000 0x800>;
|
|
|
|
interrupts = <0 76 4>;
|
|
|
|
pinctrl-names = "default", "1.8v";
|
|
|
|
pinctrl-0 = <&pinctrl_sd>;
|
|
|
|
pinctrl-1 = <&pinctrl_sd_1v8>;
|
2016-09-21 22:42:23 +00:00
|
|
|
clocks = <&mio_clk 0>;
|
2016-10-07 07:43:00 +00:00
|
|
|
reset-names = "host";
|
|
|
|
resets = <&mio_rst 0>;
|
2016-02-18 10:52:50 +00:00
|
|
|
bus-width = <4>;
|
|
|
|
};
|
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
usb0: usb@65a00000 {
|
|
|
|
compatible = "socionext,uniphier-xhci", "generic-xhci";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x65a00000 0x100>;
|
2015-12-16 01:54:08 +00:00
|
|
|
interrupts = <0 134 4>;
|
2015-12-16 01:54:07 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb0>;
|
|
|
|
};
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
usb1: usb@65c00000 {
|
|
|
|
compatible = "socionext,uniphier-xhci", "generic-xhci";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x65c00000 0x100>;
|
2015-12-16 01:54:08 +00:00
|
|
|
interrupts = <0 137 4>;
|
2015-12-16 01:54:07 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb1>, <&pinctrl_usb2>;
|
|
|
|
};
|
|
|
|
};
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2016-02-02 12:11:33 +00:00
|
|
|
&refclk {
|
|
|
|
clock-frequency = <20000000>;
|
|
|
|
};
|
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&serial0 {
|
|
|
|
clock-frequency = <73728000>;
|
|
|
|
};
|
2015-08-28 13:33:14 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&serial1 {
|
|
|
|
clock-frequency = <73728000>;
|
|
|
|
};
|
2015-11-04 12:56:07 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&serial2 {
|
|
|
|
clock-frequency = <73728000>;
|
|
|
|
};
|
2015-11-04 12:56:07 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&serial3 {
|
|
|
|
clock-frequency = <73728000>;
|
2015-08-28 13:33:14 +00:00
|
|
|
};
|
|
|
|
|
2016-09-21 22:42:23 +00:00
|
|
|
&mio_clk {
|
|
|
|
compatible = "socionext,uniphier-pro5-mio-clock";
|
|
|
|
};
|
|
|
|
|
|
|
|
&mio_rst {
|
|
|
|
compatible = "socionext,uniphier-pro5-mio-reset";
|
|
|
|
};
|
|
|
|
|
|
|
|
&peri_clk {
|
|
|
|
compatible = "socionext,uniphier-pro5-peri-clock";
|
2016-02-02 12:11:36 +00:00
|
|
|
};
|
|
|
|
|
2016-09-21 22:42:23 +00:00
|
|
|
&peri_rst {
|
|
|
|
compatible = "socionext,uniphier-pro5-peri-reset";
|
2016-02-02 12:11:35 +00:00
|
|
|
};
|
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&pinctrl {
|
2016-06-29 10:38:56 +00:00
|
|
|
compatible = "socionext,uniphier-pro5-pinctrl";
|
2015-12-16 01:54:07 +00:00
|
|
|
};
|
2016-02-02 12:11:34 +00:00
|
|
|
|
2016-09-21 22:42:23 +00:00
|
|
|
&sys_clk {
|
|
|
|
compatible = "socionext,uniphier-pro5-clock";
|
|
|
|
};
|
|
|
|
|
|
|
|
&sys_rst {
|
|
|
|
compatible = "socionext,uniphier-pro5-reset";
|
2016-02-02 12:11:34 +00:00
|
|
|
};
|