2015-08-28 13:33:15 +00:00
|
|
|
/*
|
|
|
|
* Device Tree Source for UniPhier ProXstream2 SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2015 Masahiro Yamada <yamada.masahiro@socionext.com>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+ X11
|
|
|
|
*/
|
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
/include/ "uniphier-common32.dtsi"
|
2015-08-28 13:33:15 +00:00
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "socionext,proxstream2";
|
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
enable-method = "socionext,uniphier-smp";
|
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <0>;
|
2015-12-16 01:54:08 +00:00
|
|
|
next-level-cache = <&l2>;
|
2015-08-28 13:33:15 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <1>;
|
2015-12-16 01:54:08 +00:00
|
|
|
next-level-cache = <&l2>;
|
2015-08-28 13:33:15 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
cpu@2 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <2>;
|
2015-12-16 01:54:08 +00:00
|
|
|
next-level-cache = <&l2>;
|
2015-08-28 13:33:15 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
cpu@3 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <3>;
|
2015-12-16 01:54:08 +00:00
|
|
|
next-level-cache = <&l2>;
|
2015-08-28 13:33:15 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
arm_timer_clk: arm_timer_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <50000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
uart_clk: uart_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <88900000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c_clk: i2c_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <50000000>;
|
|
|
|
};
|
|
|
|
};
|
2015-12-16 01:54:07 +00:00
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&soc {
|
2015-12-16 01:54:08 +00:00
|
|
|
l2: l2-cache@500c0000 {
|
|
|
|
compatible = "socionext,uniphier-system-cache";
|
|
|
|
reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, <0x506c0000 0x400>;
|
|
|
|
interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>;
|
|
|
|
cache-unified;
|
|
|
|
cache-size = <(1280 * 1024)>;
|
|
|
|
cache-sets = <512>;
|
|
|
|
cache-line-size = <128>;
|
|
|
|
cache-level = <2>;
|
|
|
|
};
|
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
i2c0: i2c@58780000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58780000 0x80>;
|
2015-08-28 13:33:15 +00:00
|
|
|
#address-cells = <1>;
|
2015-12-16 01:54:07 +00:00
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 41 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c0>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
i2c1: i2c@58781000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58781000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 42 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c1>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
i2c2: i2c@58782000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58782000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c2>;
|
|
|
|
interrupts = <0 43 4>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
i2c3: i2c@58783000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58783000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 44 4>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c3>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
/* chip-internal connection for DMD */
|
|
|
|
i2c4: i2c@58784000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
reg = <0x58784000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 45 4>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <400000>;
|
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
/* chip-internal connection for STM */
|
|
|
|
i2c5: i2c@58785000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
reg = <0x58785000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 25 4>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <400000>;
|
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
/* chip-internal connection for HDMI */
|
|
|
|
i2c6: i2c@58786000 {
|
|
|
|
compatible = "socionext,uniphier-fi2c";
|
|
|
|
reg = <0x58786000 0x80>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <0 26 4>;
|
|
|
|
clocks = <&i2c_clk>;
|
|
|
|
clock-frequency = <400000>;
|
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
usb0: usb@65a00000 {
|
|
|
|
compatible = "socionext,uniphier-xhci", "generic-xhci";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x65a00000 0x100>;
|
2015-12-16 01:54:08 +00:00
|
|
|
interrupts = <0 134 4>;
|
2015-12-16 01:54:07 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb0>, <&pinctrl_usb2>;
|
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
usb1: usb@65c00000 {
|
|
|
|
compatible = "socionext,uniphier-xhci", "generic-xhci";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x65c00000 0x100>;
|
2015-12-16 01:54:08 +00:00
|
|
|
interrupts = <0 137 4>;
|
2015-12-16 01:54:07 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb1>, <&pinctrl_usb3>;
|
|
|
|
};
|
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&serial0 {
|
|
|
|
clock-frequency = <88900000>;
|
|
|
|
};
|
2015-08-28 13:33:15 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&serial1 {
|
|
|
|
clock-frequency = <88900000>;
|
|
|
|
};
|
2015-11-04 12:56:07 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&serial2 {
|
|
|
|
clock-frequency = <88900000>;
|
|
|
|
};
|
2015-11-04 12:56:07 +00:00
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&serial3 {
|
|
|
|
clock-frequency = <88900000>;
|
2015-08-28 13:33:15 +00:00
|
|
|
};
|
|
|
|
|
2015-12-16 01:54:07 +00:00
|
|
|
&pinctrl {
|
|
|
|
compatible = "socionext,proxstream2-pinctrl", "syscon";
|
|
|
|
};
|