2018-10-18 12:28:30 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
/*
|
|
|
|
* Copyright 2018 NXP
|
|
|
|
* Peng Fan <peng.fan@nxp.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <clk-uclass.h>
|
|
|
|
#include <dm.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2020-02-03 14:36:16 +00:00
|
|
|
#include <malloc.h>
|
2023-04-28 04:08:09 +00:00
|
|
|
#include <firmware/imx/sci/sci.h>
|
2018-10-18 12:28:30 +00:00
|
|
|
#include <asm/arch/clock.h>
|
|
|
|
#include <dt-bindings/clock/imx8qxp-clock.h>
|
|
|
|
#include <dt-bindings/soc/imx_rsrc.h>
|
|
|
|
#include <misc.h>
|
|
|
|
|
2019-03-05 02:32:33 +00:00
|
|
|
#include "clk-imx8.h"
|
2018-10-18 12:28:30 +00:00
|
|
|
|
2019-03-05 02:32:33 +00:00
|
|
|
__weak ulong imx8_clk_get_rate(struct clk *clk)
|
2018-10-18 12:28:30 +00:00
|
|
|
{
|
2019-03-05 02:32:33 +00:00
|
|
|
return 0;
|
2018-10-18 12:28:30 +00:00
|
|
|
}
|
|
|
|
|
2019-03-05 02:32:33 +00:00
|
|
|
__weak ulong imx8_clk_set_rate(struct clk *clk, unsigned long rate)
|
2018-10-18 12:28:30 +00:00
|
|
|
{
|
2019-03-05 02:32:33 +00:00
|
|
|
return 0;
|
2018-10-18 12:28:30 +00:00
|
|
|
}
|
|
|
|
|
2019-03-05 02:32:33 +00:00
|
|
|
__weak int __imx8_clk_enable(struct clk *clk, bool enable)
|
2018-10-18 12:28:30 +00:00
|
|
|
{
|
2021-03-24 21:26:08 +00:00
|
|
|
return -EINVAL;
|
2018-10-18 12:28:30 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int imx8_clk_disable(struct clk *clk)
|
|
|
|
{
|
|
|
|
return __imx8_clk_enable(clk, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int imx8_clk_enable(struct clk *clk)
|
|
|
|
{
|
|
|
|
return __imx8_clk_enable(clk, 1);
|
|
|
|
}
|
|
|
|
|
2023-02-05 22:36:26 +00:00
|
|
|
#if IS_ENABLED(CONFIG_CMD_CLK)
|
2018-10-18 12:28:30 +00:00
|
|
|
int soc_clk_dump(void)
|
|
|
|
{
|
|
|
|
struct udevice *dev;
|
|
|
|
struct clk clk;
|
|
|
|
unsigned long rate;
|
|
|
|
int i, ret;
|
|
|
|
|
|
|
|
ret = uclass_get_device_by_driver(UCLASS_CLK,
|
2020-12-29 03:34:56 +00:00
|
|
|
DM_DRIVER_GET(imx8_clk), &dev);
|
2018-10-18 12:28:30 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
printf("Clk\t\tHz\n");
|
|
|
|
|
2019-03-05 02:32:33 +00:00
|
|
|
for (i = 0; i < num_clks; i++) {
|
2018-10-18 12:28:30 +00:00
|
|
|
clk.id = imx8_clk_names[i].id;
|
|
|
|
ret = clk_request(dev, &clk);
|
|
|
|
if (ret < 0) {
|
|
|
|
debug("%s clk_request() failed: %d\n", __func__, ret);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = clk_get_rate(&clk);
|
|
|
|
rate = ret;
|
|
|
|
|
|
|
|
clk_free(&clk);
|
|
|
|
|
2021-03-24 21:26:08 +00:00
|
|
|
if (ret == -EINVAL) {
|
2018-10-18 12:28:30 +00:00
|
|
|
printf("clk ID %lu not supported yet\n",
|
|
|
|
imx8_clk_names[i].id);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (ret < 0) {
|
|
|
|
printf("%s %lu: get_rate err: %d\n",
|
|
|
|
__func__, imx8_clk_names[i].id, ret);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
printf("%s(%3lu):\t%lu\n",
|
|
|
|
imx8_clk_names[i].name, imx8_clk_names[i].id, rate);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static struct clk_ops imx8_clk_ops = {
|
|
|
|
.set_rate = imx8_clk_set_rate,
|
|
|
|
.get_rate = imx8_clk_get_rate,
|
|
|
|
.enable = imx8_clk_enable,
|
|
|
|
.disable = imx8_clk_disable,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int imx8_clk_probe(struct udevice *dev)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct udevice_id imx8_clk_ids[] = {
|
|
|
|
{ .compatible = "fsl,imx8qxp-clk" },
|
2019-03-05 02:32:35 +00:00
|
|
|
{ .compatible = "fsl,imx8qm-clk" },
|
2018-10-18 12:28:30 +00:00
|
|
|
{ },
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(imx8_clk) = {
|
|
|
|
.name = "clk_imx8",
|
|
|
|
.id = UCLASS_CLK,
|
|
|
|
.of_match = imx8_clk_ids,
|
|
|
|
.ops = &imx8_clk_ops,
|
|
|
|
.probe = imx8_clk_probe,
|
|
|
|
.flags = DM_FLAG_PRE_RELOC,
|
|
|
|
};
|