mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-13 14:53:06 +00:00
528 lines
12 KiB
Text
528 lines
12 KiB
Text
|
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
|
||
|
/*
|
||
|
* Copyright 2021 NXP
|
||
|
*/
|
||
|
|
||
|
/dts-v1/;
|
||
|
|
||
|
#include "imx93.dtsi"
|
||
|
|
||
|
/{
|
||
|
chosen {
|
||
|
stdout-path = &lpuart1;
|
||
|
};
|
||
|
|
||
|
reserved-memory {
|
||
|
#address-cells = <2>;
|
||
|
#size-cells = <2>;
|
||
|
ranges;
|
||
|
|
||
|
audio: audio@a4120000 {
|
||
|
compatible = "shared-dma-pool";
|
||
|
reg = <0 0xa4120000 0 0x100000>;
|
||
|
no-map;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
reg_can2_stby: regulator-can2-stby {
|
||
|
compatible = "regulator-fixed";
|
||
|
regulator-name = "can2-stby";
|
||
|
regulator-min-microvolt = <3300000>;
|
||
|
regulator-max-microvolt = <3300000>;
|
||
|
gpio = <&adp5585gpio 5 GPIO_ACTIVE_LOW>;
|
||
|
enable-active-low;
|
||
|
};
|
||
|
|
||
|
reg_usdhc2_vmmc: regulator-usdhc2 {
|
||
|
compatible = "regulator-fixed";
|
||
|
pinctrl-names = "default";
|
||
|
pinctrl-0 = <&pinctrl_reg_usdhc2_vmmc>;
|
||
|
regulator-name = "VSD_3V3";
|
||
|
regulator-min-microvolt = <3300000>;
|
||
|
regulator-max-microvolt = <3300000>;
|
||
|
gpio = <&gpio3 7 GPIO_ACTIVE_HIGH>;
|
||
|
enable-active-high;
|
||
|
};
|
||
|
|
||
|
usdhc3_pwrseq: usdhc3_pwrseq {
|
||
|
compatible = "mmc-pwrseq-simple";
|
||
|
reset-gpios = <&pcal6524 20 GPIO_ACTIVE_LOW>;
|
||
|
};
|
||
|
|
||
|
reg_vref_1v8: regulator-adc-vref {
|
||
|
compatible = "regulator-fixed";
|
||
|
regulator-name = "vref_1v8";
|
||
|
regulator-min-microvolt = <1800000>;
|
||
|
regulator-max-microvolt = <1800000>;
|
||
|
};
|
||
|
|
||
|
};
|
||
|
|
||
|
&lpi2c1 {
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
clock-frequency = <400000>;
|
||
|
pinctrl-names = "default", "sleep";
|
||
|
pinctrl-0 = <&pinctrl_lpi2c1>;
|
||
|
pinctrl-1 = <&pinctrl_lpi2c1>;
|
||
|
status = "okay";
|
||
|
|
||
|
ptn5110: tcpc@50 {
|
||
|
compatible = "nxp,ptn5110";
|
||
|
reg = <0x50>;
|
||
|
interrupt-parent = <&pcal6524>;
|
||
|
interrupts = <1 IRQ_TYPE_EDGE_FALLING>;
|
||
|
status = "okay";
|
||
|
|
||
|
port {
|
||
|
typec1_dr_sw: endpoint {
|
||
|
remote-endpoint = <&usb1_drd_sw>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
typec1_con: connector {
|
||
|
compatible = "usb-c-connector";
|
||
|
label = "USB-C";
|
||
|
power-role = "dual";
|
||
|
data-role = "dual";
|
||
|
try-power-role = "sink";
|
||
|
source-pdos = <PDO_FIXED(5000, 3000, PDO_FIXED_USB_COMM)>;
|
||
|
sink-pdos = <PDO_FIXED(5000, 3000, PDO_FIXED_USB_COMM)
|
||
|
PDO_VAR(5000, 20000, 3000)>;
|
||
|
op-sink-microwatt = <15000000>;
|
||
|
self-powered;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
ptn5110_2: tcpc@51 {
|
||
|
compatible = "nxp,ptn5110";
|
||
|
reg = <0x51>;
|
||
|
interrupt-parent = <&pcal6524>;
|
||
|
interrupts = <9 IRQ_TYPE_EDGE_FALLING>;
|
||
|
status = "okay";
|
||
|
|
||
|
port {
|
||
|
typec2_dr_sw: endpoint {
|
||
|
remote-endpoint = <&usb2_drd_sw>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
typec2_con: connector {
|
||
|
compatible = "usb-c-connector";
|
||
|
label = "USB-C";
|
||
|
power-role = "dual";
|
||
|
data-role = "dual";
|
||
|
try-power-role = "sink";
|
||
|
source-pdos = <PDO_FIXED(5000, 3000, PDO_FIXED_USB_COMM)>;
|
||
|
sink-pdos = <PDO_FIXED(5000, 3000, PDO_FIXED_USB_COMM)
|
||
|
PDO_VAR(5000, 20000, 3000)>;
|
||
|
op-sink-microwatt = <15000000>;
|
||
|
self-powered;
|
||
|
};
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&lpi2c2 {
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
clock-frequency = <400000>;
|
||
|
pinctrl-names = "default", "sleep";
|
||
|
pinctrl-0 = <&pinctrl_lpi2c2>;
|
||
|
pinctrl-1 = <&pinctrl_lpi2c2>;
|
||
|
status = "okay";
|
||
|
|
||
|
pmic@25 {
|
||
|
compatible = "nxp,pca9451a";
|
||
|
reg = <0x25>;
|
||
|
pinctrl-names = "default";
|
||
|
interrupt-parent = <&pcal6524>;
|
||
|
interrupts = <12 IRQ_TYPE_LEVEL_LOW>;
|
||
|
|
||
|
regulators {
|
||
|
buck1: BUCK1 {
|
||
|
regulator-name = "BUCK1";
|
||
|
regulator-min-microvolt = <600000>;
|
||
|
regulator-max-microvolt = <2187500>;
|
||
|
regulator-boot-on;
|
||
|
regulator-always-on;
|
||
|
regulator-ramp-delay = <3125>;
|
||
|
};
|
||
|
|
||
|
buck2: BUCK2 {
|
||
|
regulator-name = "BUCK2";
|
||
|
regulator-min-microvolt = <600000>;
|
||
|
regulator-max-microvolt = <2187500>;
|
||
|
regulator-boot-on;
|
||
|
regulator-always-on;
|
||
|
regulator-ramp-delay = <3125>;
|
||
|
};
|
||
|
|
||
|
buck4: BUCK4{
|
||
|
regulator-name = "BUCK4";
|
||
|
regulator-min-microvolt = <600000>;
|
||
|
regulator-max-microvolt = <3400000>;
|
||
|
regulator-boot-on;
|
||
|
regulator-always-on;
|
||
|
};
|
||
|
|
||
|
buck5: BUCK5{
|
||
|
regulator-name = "BUCK5";
|
||
|
regulator-min-microvolt = <600000>;
|
||
|
regulator-max-microvolt = <3400000>;
|
||
|
regulator-boot-on;
|
||
|
regulator-always-on;
|
||
|
};
|
||
|
|
||
|
buck6: BUCK6 {
|
||
|
regulator-name = "BUCK6";
|
||
|
regulator-min-microvolt = <600000>;
|
||
|
regulator-max-microvolt = <3400000>;
|
||
|
regulator-boot-on;
|
||
|
regulator-always-on;
|
||
|
};
|
||
|
|
||
|
ldo1: LDO1 {
|
||
|
regulator-name = "LDO1";
|
||
|
regulator-min-microvolt = <1600000>;
|
||
|
regulator-max-microvolt = <3300000>;
|
||
|
regulator-boot-on;
|
||
|
regulator-always-on;
|
||
|
};
|
||
|
|
||
|
ldo2: LDO2 {
|
||
|
regulator-name = "LDO2";
|
||
|
regulator-min-microvolt = <800000>;
|
||
|
regulator-max-microvolt = <1150000>;
|
||
|
regulator-boot-on;
|
||
|
regulator-always-on;
|
||
|
};
|
||
|
|
||
|
ldo3: LDO3 {
|
||
|
regulator-name = "LDO3";
|
||
|
regulator-min-microvolt = <800000>;
|
||
|
regulator-max-microvolt = <3300000>;
|
||
|
regulator-boot-on;
|
||
|
regulator-always-on;
|
||
|
};
|
||
|
|
||
|
ldo4: LDO4 {
|
||
|
regulator-name = "LDO4";
|
||
|
regulator-min-microvolt = <800000>;
|
||
|
regulator-max-microvolt = <3300000>;
|
||
|
regulator-boot-on;
|
||
|
regulator-always-on;
|
||
|
};
|
||
|
|
||
|
ldo5: LDO5 {
|
||
|
regulator-name = "LDO5";
|
||
|
regulator-min-microvolt = <1800000>;
|
||
|
regulator-max-microvolt = <3300000>;
|
||
|
regulator-boot-on;
|
||
|
regulator-always-on;
|
||
|
};
|
||
|
};
|
||
|
};
|
||
|
|
||
|
pcal6524: gpio@22 {
|
||
|
compatible = "nxp,pcal6524";
|
||
|
pinctrl-names = "default";
|
||
|
pinctrl-0 = <&pinctrl_pcal6524>;
|
||
|
reg = <0x22>;
|
||
|
gpio-controller;
|
||
|
#gpio-cells = <2>;
|
||
|
interrupt-controller;
|
||
|
#interrupt-cells = <2>;
|
||
|
interrupt-parent = <&gpio3>;
|
||
|
interrupts = <27 IRQ_TYPE_LEVEL_LOW>;
|
||
|
};
|
||
|
|
||
|
adp5585gpio: gpio@34 {
|
||
|
compatible = "adp5585";
|
||
|
reg = <0x34>;
|
||
|
gpio-controller;
|
||
|
#gpio-cells = <2>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&lpuart1 { /* console */
|
||
|
pinctrl-names = "default";
|
||
|
pinctrl-0 = <&pinctrl_uart1>;
|
||
|
status = "okay";
|
||
|
};
|
||
|
|
||
|
&lpuart2 {
|
||
|
pinctrl-names = "default";
|
||
|
pinctrl-0 = <&pinctrl_uart2>;
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
&usbotg1 {
|
||
|
dr_mode = "otg";
|
||
|
hnp-disable;
|
||
|
srp-disable;
|
||
|
adp-disable;
|
||
|
usb-role-switch;
|
||
|
disable-over-current;
|
||
|
samsung,picophy-pre-emp-curr-control = <3>;
|
||
|
samsung,picophy-dc-vol-level-adjust = <7>;
|
||
|
status = "okay";
|
||
|
|
||
|
port {
|
||
|
usb1_drd_sw: endpoint {
|
||
|
remote-endpoint = <&typec1_dr_sw>;
|
||
|
};
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&usbotg2 {
|
||
|
dr_mode = "otg";
|
||
|
hnp-disable;
|
||
|
srp-disable;
|
||
|
adp-disable;
|
||
|
usb-role-switch;
|
||
|
disable-over-current;
|
||
|
samsung,picophy-pre-emp-curr-control = <3>;
|
||
|
samsung,picophy-dc-vol-level-adjust = <7>;
|
||
|
status = "okay";
|
||
|
|
||
|
port {
|
||
|
usb2_drd_sw: endpoint {
|
||
|
remote-endpoint = <&typec2_dr_sw>;
|
||
|
};
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&usdhc1 {
|
||
|
pinctrl-names = "default", "state_100mhz", "state_200mhz";
|
||
|
pinctrl-0 = <&pinctrl_usdhc1>;
|
||
|
pinctrl-1 = <&pinctrl_usdhc1>;
|
||
|
pinctrl-2 = <&pinctrl_usdhc1>;
|
||
|
bus-width = <8>;
|
||
|
non-removable;
|
||
|
status = "okay";
|
||
|
};
|
||
|
|
||
|
&usdhc2 {
|
||
|
pinctrl-names = "default", "state_100mhz", "state_200mhz";
|
||
|
pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
|
||
|
pinctrl-1 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
|
||
|
pinctrl-2 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
|
||
|
cd-gpios = <&gpio3 00 GPIO_ACTIVE_LOW>;
|
||
|
vmmc-supply = <®_usdhc2_vmmc>;
|
||
|
bus-width = <4>;
|
||
|
status = "okay";
|
||
|
no-sdio;
|
||
|
no-mmc;
|
||
|
};
|
||
|
|
||
|
&usdhc3 {
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
&fec {
|
||
|
pinctrl-names = "default";
|
||
|
pinctrl-0 = <&pinctrl_fec>;
|
||
|
phy-mode = "rgmii-id";
|
||
|
phy-handle = <ðphy2>;
|
||
|
fsl,magic-packet;
|
||
|
status = "okay";
|
||
|
|
||
|
mdio {
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
clock-frequency = <5000000>;
|
||
|
|
||
|
ethphy2: ethernet-phy@2 {
|
||
|
compatible = "ethernet-phy-ieee802.3-c22";
|
||
|
reg = <2>;
|
||
|
eee-broken-1000t;
|
||
|
rtl821x,aldps-disable;
|
||
|
rtl821x,clkout-disable;
|
||
|
};
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&eqos {
|
||
|
pinctrl-names = "default";
|
||
|
pinctrl-0 = <&pinctrl_eqos>;
|
||
|
phy-mode = "rgmii-id";
|
||
|
phy-handle = <ðphy1>;
|
||
|
status = "okay";
|
||
|
|
||
|
mdio {
|
||
|
compatible = "snps,dwmac-mdio";
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
clock-frequency = <5000000>;
|
||
|
|
||
|
ethphy1: ethernet-phy@1 {
|
||
|
compatible = "ethernet-phy-ieee802.3-c22";
|
||
|
reg = <1>;
|
||
|
eee-broken-1000t;
|
||
|
rtl821x,aldps-disable;
|
||
|
rtl821x,clkout-disable;
|
||
|
};
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&flexspi {
|
||
|
pinctrl-names = "default";
|
||
|
pinctrl-0 = <&pinctrl_flexspi>;
|
||
|
status = "disabled";
|
||
|
|
||
|
flash0: flash@0 {
|
||
|
reg = <0>;
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <1>;
|
||
|
compatible = "jedec,spi-nor";
|
||
|
spi-max-frequency = <80000000>;
|
||
|
spi-tx-bus-width = <1>;
|
||
|
spi-rx-bus-width = <1>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&iomuxc {
|
||
|
pinctrl-names = "default";
|
||
|
status = "okay";
|
||
|
|
||
|
pinctrl_flexcan2: flexcan2grp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_GPIO_IO25__CAN2_TX 0x139e
|
||
|
MX93_PAD_GPIO_IO27__CAN2_RX 0x139e
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_flexspi: flexspigrp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_SD3_CMD__FLEXSPI1_A_SS0_B 0x42
|
||
|
MX93_PAD_SD1_DATA3__FLEXSPI1_A_SS1_B 0x42
|
||
|
MX93_PAD_SD3_CLK__FLEXSPI1_A_SCLK 0x42
|
||
|
MX93_PAD_SD1_STROBE__FLEXSPI1_A_DQS 0x42
|
||
|
MX93_PAD_SD3_DATA0__FLEXSPI1_A_DATA00 0x42
|
||
|
MX93_PAD_SD3_DATA1__FLEXSPI1_A_DATA01 0x42
|
||
|
MX93_PAD_SD3_DATA2__FLEXSPI1_A_DATA02 0x42
|
||
|
MX93_PAD_SD3_DATA3__FLEXSPI1_A_DATA03 0x42
|
||
|
MX93_PAD_SD1_DATA4__FLEXSPI1_A_DATA04 0x42
|
||
|
MX93_PAD_SD1_DATA5__FLEXSPI1_A_DATA05 0x42
|
||
|
MX93_PAD_SD1_DATA6__FLEXSPI1_A_DATA06 0x42
|
||
|
MX93_PAD_SD1_DATA7__FLEXSPI1_A_DATA07 0x42
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_fec: fecgrp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_ENET2_MDC__ENET1_MDC 0x57e
|
||
|
MX93_PAD_ENET2_MDIO__ENET1_MDIO 0x57e
|
||
|
MX93_PAD_ENET2_RD0__ENET1_RGMII_RD0 0x57e
|
||
|
MX93_PAD_ENET2_RD1__ENET1_RGMII_RD1 0x57e
|
||
|
MX93_PAD_ENET2_RD2__ENET1_RGMII_RD2 0x57e
|
||
|
MX93_PAD_ENET2_RD3__ENET1_RGMII_RD3 0x57e
|
||
|
MX93_PAD_ENET2_RXC__ENET1_RGMII_RXC 0x5fe
|
||
|
MX93_PAD_ENET2_RX_CTL__ENET1_RGMII_RX_CTL 0x57e
|
||
|
MX93_PAD_ENET2_TD0__ENET1_RGMII_TD0 0x57e
|
||
|
MX93_PAD_ENET2_TD1__ENET1_RGMII_TD1 0x57e
|
||
|
MX93_PAD_ENET2_TD2__ENET1_RGMII_TD2 0x57e
|
||
|
MX93_PAD_ENET2_TD3__ENET1_RGMII_TD3 0x57e
|
||
|
MX93_PAD_ENET2_TXC__ENET1_RGMII_TXC 0x5fe
|
||
|
MX93_PAD_ENET2_TX_CTL__ENET1_RGMII_TX_CTL 0x57e
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_eqos: eqosgrp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_ENET1_MDC__ENET_QOS_MDC 0x57e
|
||
|
MX93_PAD_ENET1_MDIO__ENET_QOS_MDIO 0x57e
|
||
|
MX93_PAD_ENET1_RD0__ENET_QOS_RGMII_RD0 0x57e
|
||
|
MX93_PAD_ENET1_RD1__ENET_QOS_RGMII_RD1 0x57e
|
||
|
MX93_PAD_ENET1_RD2__ENET_QOS_RGMII_RD2 0x57e
|
||
|
MX93_PAD_ENET1_RD3__ENET_QOS_RGMII_RD3 0x57e
|
||
|
MX93_PAD_ENET1_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x5fe
|
||
|
MX93_PAD_ENET1_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x57e
|
||
|
MX93_PAD_ENET1_TD0__ENET_QOS_RGMII_TD0 0x57e
|
||
|
MX93_PAD_ENET1_TD1__ENET_QOS_RGMII_TD1 0x57e
|
||
|
MX93_PAD_ENET1_TD2__ENET_QOS_RGMII_TD2 0x57e
|
||
|
MX93_PAD_ENET1_TD3__ENET_QOS_RGMII_TD3 0x57e
|
||
|
MX93_PAD_ENET1_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x5fe
|
||
|
MX93_PAD_ENET1_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x57e
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_lpi2c1: lpi2c1grp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_I2C1_SCL__LPI2C1_SCL 0x40000b9e
|
||
|
MX93_PAD_I2C1_SDA__LPI2C1_SDA 0x40000b9e
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_lpi2c2: lpi2c2grp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_I2C2_SCL__LPI2C2_SCL 0x40000b9e
|
||
|
MX93_PAD_I2C2_SDA__LPI2C2_SDA 0x40000b9e
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_pcal6524: pcal6524grp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_CCM_CLKO2__GPIO3_IO27 0x31e
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_uart1: uart1grp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_UART1_RXD__LPUART1_RX 0x31e
|
||
|
MX93_PAD_UART1_TXD__LPUART1_TX 0x31e
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_uart2: uart2grp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_UART2_TXD__LPUART2_TX 0x31e
|
||
|
MX93_PAD_UART2_RXD__LPUART2_RX 0x31e
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_usdhc1: usdhc1grp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_SD1_CLK__USDHC1_CLK 0x17fe
|
||
|
MX93_PAD_SD1_CMD__USDHC1_CMD 0x13fe
|
||
|
MX93_PAD_SD1_DATA0__USDHC1_DATA0 0x13fe
|
||
|
MX93_PAD_SD1_DATA1__USDHC1_DATA1 0x13fe
|
||
|
MX93_PAD_SD1_DATA2__USDHC1_DATA2 0x13fe
|
||
|
MX93_PAD_SD1_DATA3__USDHC1_DATA3 0x13fe
|
||
|
MX93_PAD_SD1_DATA4__USDHC1_DATA4 0x13fe
|
||
|
MX93_PAD_SD1_DATA5__USDHC1_DATA5 0x13fe
|
||
|
MX93_PAD_SD1_DATA6__USDHC1_DATA6 0x13fe
|
||
|
MX93_PAD_SD1_DATA7__USDHC1_DATA7 0x13fe
|
||
|
MX93_PAD_SD1_STROBE__USDHC1_STROBE 0x17fe
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_SD2_RESET_B__GPIO3_IO07 0x31e
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_usdhc2_gpio: usdhc2gpiogrp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_SD2_CD_B__GPIO3_IO00 0x31e
|
||
|
>;
|
||
|
};
|
||
|
|
||
|
pinctrl_usdhc2: usdhc2grp {
|
||
|
fsl,pins = <
|
||
|
MX93_PAD_SD2_CLK__USDHC2_CLK 0x17fe
|
||
|
MX93_PAD_SD2_CMD__USDHC2_CMD 0x13fe
|
||
|
MX93_PAD_SD2_DATA0__USDHC2_DATA0 0x13fe
|
||
|
MX93_PAD_SD2_DATA1__USDHC2_DATA1 0x13fe
|
||
|
MX93_PAD_SD2_DATA2__USDHC2_DATA2 0x13fe
|
||
|
MX93_PAD_SD2_DATA3__USDHC2_DATA3 0x13fe
|
||
|
MX93_PAD_SD2_VSELECT__USDHC2_VSELECT 0x51e
|
||
|
>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&wdog3 {
|
||
|
status = "okay";
|
||
|
};
|