2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2008-01-17 07:01:09 +00:00
|
|
|
/*
|
2011-01-04 23:57:59 +00:00
|
|
|
* Copyright 2008, 2011 Freescale Semiconductor, Inc.
|
2008-01-17 07:01:09 +00:00
|
|
|
*
|
|
|
|
* (C) Copyright 2000
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/mmu.h>
|
|
|
|
|
|
|
|
struct fsl_e_tlb_entry tlb_table[] = {
|
|
|
|
/* TLB 0 - for temp stack in cache */
|
2022-11-16 18:10:41 +00:00
|
|
|
SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR, CFG_SYS_INIT_RAM_ADDR,
|
2008-01-17 07:01:09 +00:00
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, 0,
|
|
|
|
0, 0, BOOKE_PAGESZ_4K, 0),
|
2022-11-16 18:10:41 +00:00
|
|
|
SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 4 * 1024 , CFG_SYS_INIT_RAM_ADDR + 4 * 1024,
|
2008-01-17 07:01:09 +00:00
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, 0,
|
|
|
|
0, 0, BOOKE_PAGESZ_4K, 0),
|
2022-11-16 18:10:41 +00:00
|
|
|
SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 8 * 1024 , CFG_SYS_INIT_RAM_ADDR + 8 * 1024,
|
2008-01-17 07:01:09 +00:00
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, 0,
|
|
|
|
0, 0, BOOKE_PAGESZ_4K, 0),
|
2022-11-16 18:10:41 +00:00
|
|
|
SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 12 * 1024 , CFG_SYS_INIT_RAM_ADDR + 12 * 1024,
|
2008-01-17 07:01:09 +00:00
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, 0,
|
|
|
|
0, 0, BOOKE_PAGESZ_4K, 0),
|
|
|
|
|
2011-10-13 05:40:59 +00:00
|
|
|
/* TLB 1 */
|
2008-01-17 07:01:09 +00:00
|
|
|
/*
|
2011-10-13 05:40:59 +00:00
|
|
|
* Entry 0:
|
|
|
|
* FLASH(cover boot page) 16M Non-cacheable, guarded
|
2008-01-17 07:01:09 +00:00
|
|
|
*/
|
2022-11-16 18:10:41 +00:00
|
|
|
SET_TLB_ENTRY(1, CFG_SYS_FLASH_BASE, CFG_SYS_FLASH_BASE_PHYS,
|
2008-01-17 07:01:09 +00:00
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
|
|
|
0, 0, BOOKE_PAGESZ_16M, 1),
|
|
|
|
|
|
|
|
/*
|
2011-10-13 05:40:59 +00:00
|
|
|
* Entry 1:
|
|
|
|
* CCSRBAR 1M Non-cacheable, guarded
|
2008-01-17 07:01:09 +00:00
|
|
|
*/
|
2022-11-16 18:10:41 +00:00
|
|
|
SET_TLB_ENTRY(1, CFG_SYS_CCSRBAR, CFG_SYS_CCSRBAR_PHYS,
|
2008-01-17 07:01:09 +00:00
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
2011-10-13 05:40:59 +00:00
|
|
|
0, 1, BOOKE_PAGESZ_1M, 1),
|
2008-01-17 07:01:09 +00:00
|
|
|
|
|
|
|
/*
|
2011-10-13 05:40:59 +00:00
|
|
|
* Entry 2:
|
|
|
|
* LBC SDRAM 64M Cacheable, non-guarded
|
2008-01-17 07:01:09 +00:00
|
|
|
*/
|
2022-11-16 18:10:41 +00:00
|
|
|
SET_TLB_ENTRY(1, CFG_SYS_LBC_SDRAM_BASE,
|
|
|
|
CFG_SYS_LBC_SDRAM_BASE_PHYS,
|
2017-12-05 18:57:54 +00:00
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
|
2011-10-13 05:40:59 +00:00
|
|
|
0, 2, BOOKE_PAGESZ_64M, 1),
|
2008-01-17 07:01:09 +00:00
|
|
|
|
|
|
|
/*
|
2011-10-13 05:40:59 +00:00
|
|
|
* Entry 3:
|
|
|
|
* CADMUS registers 1M Non-cacheable, guarded
|
2008-01-17 07:01:09 +00:00
|
|
|
*/
|
2011-10-13 05:40:59 +00:00
|
|
|
SET_TLB_ENTRY(1, CADMUS_BASE_ADDR, CADMUS_BASE_ADDR_PHYS,
|
2008-01-17 07:01:09 +00:00
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
2011-10-13 05:40:59 +00:00
|
|
|
0, 3, BOOKE_PAGESZ_1M, 1),
|
2011-01-04 23:57:59 +00:00
|
|
|
|
2008-01-17 07:01:09 +00:00
|
|
|
/*
|
2011-10-13 05:40:59 +00:00
|
|
|
* Entry 4:
|
|
|
|
* PCI and PCIe MEM 1G Non-cacheable, guarded
|
2008-01-17 07:01:09 +00:00
|
|
|
*/
|
2022-11-16 18:10:33 +00:00
|
|
|
SET_TLB_ENTRY(1, CFG_SYS_PCI1_MEM_VIRT, CFG_SYS_PCI1_MEM_PHYS,
|
2008-01-17 07:01:09 +00:00
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
2011-10-13 05:40:59 +00:00
|
|
|
0, 4, BOOKE_PAGESZ_1G, 1),
|
2008-01-17 07:01:09 +00:00
|
|
|
|
|
|
|
/*
|
2011-10-13 05:40:59 +00:00
|
|
|
* Entry 5:
|
|
|
|
* PCI1 IO 1M Non-cacheable, guarded
|
2008-01-17 07:01:09 +00:00
|
|
|
*/
|
2022-11-16 18:10:33 +00:00
|
|
|
SET_TLB_ENTRY(1, CFG_SYS_PCI1_IO_VIRT, CFG_SYS_PCI1_IO_PHYS,
|
2011-10-13 05:40:59 +00:00
|
|
|
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
|
|
|
0, 5, BOOKE_PAGESZ_1M, 1),
|
2008-01-17 07:01:09 +00:00
|
|
|
|
|
|
|
/*
|
2011-10-13 05:40:59 +00:00
|
|
|
* Entry 6:
|
|
|
|
* PCIe IO 1M Non-cacheable, guarded
|
2008-01-17 07:01:09 +00:00
|
|
|
*/
|
2022-11-16 18:10:33 +00:00
|
|
|
SET_TLB_ENTRY(1, CFG_SYS_PCIE1_IO_VIRT, CFG_SYS_PCIE1_IO_PHYS,
|
2011-10-13 05:40:59 +00:00
|
|
|
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
|
|
|
0, 6, BOOKE_PAGESZ_1M, 1),
|
2008-01-17 07:01:09 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
int num_tlb_entries = ARRAY_SIZE(tlb_table);
|