2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2008-08-26 20:01:36 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2008 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
|
2013-09-30 16:22:09 +00:00
|
|
|
#include <fsl_ddr_sdram.h>
|
|
|
|
#include <fsl_ddr_dimm_params.h>
|
2008-08-26 20:01:36 +00:00
|
|
|
|
2008-10-03 16:36:55 +00:00
|
|
|
void fsl_ddr_board_options(memctl_options_t *popts,
|
|
|
|
dimm_params_t *pdimm,
|
|
|
|
unsigned int ctrl_num)
|
2008-08-26 20:01:36 +00:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Factors to consider for clock adjust:
|
|
|
|
* - number of chips on bus
|
|
|
|
* - position of slot
|
|
|
|
* - DDR1 vs. DDR2?
|
|
|
|
* - ???
|
|
|
|
*
|
|
|
|
* This needs to be determined on a board-by-board basis.
|
|
|
|
* 0110 3/4 cycle late
|
|
|
|
* 0111 7/8 cycle late
|
|
|
|
*/
|
|
|
|
popts->clk_adjust = 7;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Factors to consider for CPO:
|
|
|
|
* - frequency
|
|
|
|
* - ddr1 vs. ddr2
|
|
|
|
*/
|
|
|
|
popts->cpo_override = 10;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Factors to consider for write data delay:
|
|
|
|
* - number of DIMMs
|
|
|
|
*
|
|
|
|
* 1 = 1/4 clock delay
|
|
|
|
* 2 = 1/2 clock delay
|
|
|
|
* 3 = 3/4 clock delay
|
|
|
|
* 4 = 1 clock delay
|
|
|
|
* 5 = 5/4 clock delay
|
|
|
|
* 6 = 3/2 clock delay
|
|
|
|
*/
|
|
|
|
popts->write_data_delay = 3;
|
|
|
|
|
2008-11-21 08:31:43 +00:00
|
|
|
/* 2T timing enable */
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->twot_en = 1;
|
2008-11-21 08:31:43 +00:00
|
|
|
|
2008-08-26 20:01:36 +00:00
|
|
|
/*
|
|
|
|
* Factors to consider for half-strength driver enable:
|
|
|
|
* - number of DIMMs installed
|
|
|
|
*/
|
|
|
|
popts->half_strength_driver_enable = 0;
|
|
|
|
}
|