2014-11-18 18:42:22 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2014
|
|
|
|
* Vikas Manocha, STMicroelectronics, <vikas.manocha@st.com>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_STV0991_H
|
|
|
|
#define __CONFIG_STV0991_H
|
|
|
|
#define CONFIG_SYS_DCACHE_OFF
|
|
|
|
#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
|
|
|
|
#define CONFIG_BOARD_EARLY_INIT_F
|
2014-11-18 18:42:23 +00:00
|
|
|
|
2014-11-18 18:42:22 +00:00
|
|
|
#define CONFIG_SYS_CORTEX_R4
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NO_FLASH
|
|
|
|
|
|
|
|
/* ram memory-related information */
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 1
|
|
|
|
#define PHYS_SDRAM_1 0x00000000
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
|
|
|
|
#define PHYS_SDRAM_1_SIZE 0x00198000
|
|
|
|
|
|
|
|
#define CONFIG_ENV_SIZE 0x10000
|
2015-07-03 01:29:37 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_SPI_FLASH
|
|
|
|
#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
|
|
|
|
#define CONFIG_ENV_OFFSET 0x30000
|
2014-11-18 18:42:22 +00:00
|
|
|
#define CONFIG_ENV_ADDR \
|
|
|
|
(PHYS_SDRAM_1_SIZE - CONFIG_ENV_SIZE)
|
|
|
|
#define CONFIG_SYS_MAXARGS 16
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024)
|
|
|
|
|
|
|
|
/* serial port (PL011) configuration */
|
|
|
|
#define CONFIG_BAUDRATE 115200
|
2014-12-01 20:27:54 +00:00
|
|
|
#define CONFIG_PL01X_SERIAL
|
2014-11-18 18:42:22 +00:00
|
|
|
|
|
|
|
/* user interface */
|
2014-11-18 18:42:24 +00:00
|
|
|
#define CONFIG_SYS_CBSIZE 1024
|
2014-11-18 18:42:22 +00:00
|
|
|
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
|
|
|
|
+sizeof(CONFIG_SYS_PROMPT) + 16)
|
|
|
|
|
|
|
|
/* MISC */
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR 0x00000000
|
2014-12-01 20:27:53 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x8000
|
2014-11-18 18:42:22 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0x00190000
|
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET \
|
|
|
|
(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
|
2016-02-06 03:30:11 +00:00
|
|
|
/* U-Boot Load Address */
|
2014-11-18 18:42:22 +00:00
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x00010000
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR \
|
|
|
|
(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
|
|
|
|
|
2014-11-18 18:42:23 +00:00
|
|
|
/* GMAC related configs */
|
|
|
|
|
|
|
|
#define CONFIG_MII
|
|
|
|
#define CONFIG_DW_ALTDESCRIPTOR
|
|
|
|
#define CONFIG_PHY_MICREL
|
|
|
|
|
|
|
|
/* Command support defines */
|
|
|
|
#define CONFIG_CMD_PING
|
|
|
|
#define CONFIG_PHY_RESET_DELAY 10000 /* in usec */
|
|
|
|
|
2014-11-18 18:42:24 +00:00
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x0000
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 1024*1024
|
|
|
|
#define CONFIG_CMD_MEMTEST
|
|
|
|
|
|
|
|
/* Misc configuration */
|
|
|
|
#define CONFIG_SYS_LONGHELP
|
|
|
|
#define CONFIG_CMDLINE_EDITING
|
|
|
|
|
|
|
|
#define CONFIG_BOOTDELAY 3
|
|
|
|
#define CONFIG_BOOTCOMMAND "go 0x40040000"
|
2015-05-18 12:08:23 +00:00
|
|
|
|
2015-07-03 01:29:41 +00:00
|
|
|
/*
|
|
|
|
+ * QSPI support
|
|
|
|
+ */
|
|
|
|
#ifdef CONFIG_OF_CONTROL /* QSPI is controlled via DT */
|
|
|
|
#define CONFIG_CQSPI_DECODER 0
|
|
|
|
#define CONFIG_CQSPI_REF_CLK ((30/4)/2)*1000*1000
|
|
|
|
#define CONFIG_CMD_SPI
|
|
|
|
|
|
|
|
#define CONFIG_CMD_SF
|
|
|
|
#endif
|
|
|
|
|
2014-11-18 18:42:22 +00:00
|
|
|
#endif /* __CONFIG_H */
|