2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2009-03-27 22:26:43 +00:00
|
|
|
/*
|
2010-10-18 20:58:29 +00:00
|
|
|
* Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com>
|
|
|
|
*
|
|
|
|
* based on previous work by
|
|
|
|
*
|
2009-03-27 22:26:43 +00:00
|
|
|
* Ulf Samuelsson <ulf@atmel.com>
|
|
|
|
* Rick Bronson <rick@efn.org>
|
|
|
|
*
|
|
|
|
* Configuration settings for the AT91RM9200EK board.
|
|
|
|
*/
|
|
|
|
|
2010-10-18 20:58:29 +00:00
|
|
|
#ifndef __AT91RM9200EK_CONFIG_H__
|
|
|
|
#define __AT91RM9200EK_CONFIG_H__
|
2009-03-27 22:26:43 +00:00
|
|
|
|
2014-02-26 13:47:58 +00:00
|
|
|
#include <linux/sizes.h>
|
2010-02-03 21:45:42 +00:00
|
|
|
|
2010-11-30 09:45:03 +00:00
|
|
|
/*
|
|
|
|
* set some initial configurations depending on configure target
|
|
|
|
*
|
|
|
|
* at91rm9200ek_config -> boot from 0x0 in NOR Flash at CS0
|
|
|
|
* at91rm9200ek_ram_config -> continue booting from 0x20100000 in RAM; lowlevel
|
|
|
|
* initialisation was done by some preloader
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_RAMBOOT
|
|
|
|
#define CONFIG_SKIP_LOWLEVEL_INIT
|
|
|
|
#endif
|
|
|
|
|
2009-03-27 22:26:43 +00:00
|
|
|
/*
|
2010-10-18 20:58:29 +00:00
|
|
|
* AT91C_XTAL_CLOCK is the frequency of external xtal in hertz
|
|
|
|
* AT91C_MAIN_CLOCK is the frequency of PLLA output
|
|
|
|
* AT91C_MASTER_CLOCK is the peripherial clock
|
|
|
|
* CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely
|
|
|
|
* set in arch/arm/cpu/arm920t/at91/timer.c)
|
|
|
|
* CONFIG_SYS_HZ is the tick rate for timer tc0
|
2009-03-27 22:26:43 +00:00
|
|
|
*/
|
2010-10-18 20:58:29 +00:00
|
|
|
#define AT91C_XTAL_CLOCK 18432000
|
2011-06-12 01:49:12 +00:00
|
|
|
#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
|
2010-10-18 20:58:29 +00:00
|
|
|
#define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39)
|
|
|
|
#define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3 )
|
|
|
|
#define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
|
2009-03-27 22:26:43 +00:00
|
|
|
|
2010-10-18 20:58:29 +00:00
|
|
|
/* CPU configuration */
|
|
|
|
#define CONFIG_AT91RM9200
|
|
|
|
#define CONFIG_AT91RM9200EK
|
|
|
|
#define USE_920T_MMU
|
2009-03-27 22:26:43 +00:00
|
|
|
|
2011-06-12 01:49:12 +00:00
|
|
|
#include <asm/hardware.h> /* needed for port definitions */
|
|
|
|
|
2010-10-18 20:58:29 +00:00
|
|
|
#define CONFIG_CMDLINE_TAG
|
|
|
|
#define CONFIG_SETUP_MEMORY_TAGS
|
|
|
|
#define CONFIG_INITRD_TAG
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Memory Configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x20000000
|
|
|
|
#define CONFIG_SYS_SDRAM_SIZE SZ_32M
|
2009-03-27 22:26:43 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* LowLevel Init
|
|
|
|
*/
|
|
|
|
#ifndef CONFIG_SKIP_LOWLEVEL_INIT
|
2010-10-18 20:58:29 +00:00
|
|
|
#define CONFIG_SYS_USE_MAIN_OSCILLATOR
|
2009-03-27 22:26:43 +00:00
|
|
|
/* flash */
|
|
|
|
#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
|
|
|
|
#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
|
|
|
|
|
|
|
|
/* clocks */
|
|
|
|
#define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
|
|
|
|
#define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
|
|
|
|
/* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
|
|
|
|
#define CONFIG_SYS_MCKR_VAL 0x00000202
|
|
|
|
|
|
|
|
/* sdram */
|
|
|
|
#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
|
|
|
|
#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
|
|
|
|
#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
|
|
|
|
#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
|
|
|
|
#define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
|
2010-10-18 20:58:29 +00:00
|
|
|
#define CONFIG_SYS_SDRAM CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
|
2010-12-04 11:31:46 +00:00
|
|
|
#define CONFIG_SYS_SDRAM1 (CONFIG_SYS_SDRAM_BASE+0x80)
|
2009-03-27 22:26:43 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
|
|
|
|
#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
|
|
|
|
#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
|
|
|
|
#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
|
|
|
|
#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
|
|
|
|
#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
|
|
|
|
#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Hardware drivers
|
|
|
|
*/
|
|
|
|
/*
|
2010-10-18 20:58:29 +00:00
|
|
|
* Choose a USART for serial console
|
|
|
|
* CONFIG_DBGU is DBGU unit on J10
|
|
|
|
* CONFIG_USART1 is USART1 on J14
|
2009-03-27 22:26:43 +00:00
|
|
|
*/
|
2011-06-12 01:49:14 +00:00
|
|
|
#define CONFIG_USART_BASE ATMEL_BASE_DBGU
|
|
|
|
#define CONFIG_USART_ID 0/* ignored in arm */
|
2009-03-27 22:26:43 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Network Driver Setting
|
|
|
|
*/
|
2010-10-18 20:58:29 +00:00
|
|
|
#define CONFIG_DRIVER_AT91EMAC
|
|
|
|
#define CONFIG_SYS_RX_ETH_BUFFER 16
|
|
|
|
#define CONFIG_RMII
|
2009-03-27 22:26:43 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* NOR Flash
|
|
|
|
*/
|
2010-10-18 20:58:29 +00:00
|
|
|
#define CONFIG_SYS_FLASH_BASE 0x10000000
|
|
|
|
#define PHYS_FLASH_1 CONFIG_SYS_FLASH_BASE
|
|
|
|
#define PHYS_FLASH_SIZE SZ_8M
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 1
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 256
|
2009-03-27 22:26:43 +00:00
|
|
|
|
2010-10-18 20:58:31 +00:00
|
|
|
/*
|
|
|
|
* USB Config
|
|
|
|
*/
|
|
|
|
#define CONFIG_USB_ATMEL 1
|
2013-10-21 08:14:00 +00:00
|
|
|
#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
|
2010-10-18 20:58:31 +00:00
|
|
|
#define CONFIG_USB_OHCI_NEW 1
|
|
|
|
|
|
|
|
#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
|
2011-02-19 06:17:02 +00:00
|
|
|
#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_USB_HOST_BASE
|
2010-10-18 20:58:31 +00:00
|
|
|
#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
|
|
|
|
#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
|
|
|
|
|
2009-03-27 22:26:43 +00:00
|
|
|
/*
|
|
|
|
* Environment Settings
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* after u-boot.bin
|
|
|
|
*/
|
2019-05-15 13:15:54 +00:00
|
|
|
|
2009-03-27 22:26:43 +00:00
|
|
|
/* The following #defines are needed to get flash environment right */
|
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
|
2010-10-18 20:58:29 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_LEN SZ_256K
|
2009-03-27 22:26:43 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Boot option
|
|
|
|
*/
|
|
|
|
|
2010-10-18 20:58:29 +00:00
|
|
|
/* default load address */
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + SZ_16M
|
2009-03-27 22:26:43 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Shell Settings
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Size of malloc() pool
|
|
|
|
*/
|
2010-10-18 20:58:29 +00:00
|
|
|
#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \
|
|
|
|
SZ_4K)
|
2009-03-27 22:26:43 +00:00
|
|
|
|
2010-10-18 20:58:29 +00:00
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
|
2010-10-26 12:34:52 +00:00
|
|
|
- GENERATED_GBL_DATA_SIZE)
|
2010-10-18 20:58:29 +00:00
|
|
|
|
|
|
|
#endif /* __AT91RM9200EK_CONFIG_H__ */
|