2008-01-11 00:12:06 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2007
|
|
|
|
* Heiko Schocher, DENX Software Engineering, hs@denx.de.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
#include <common.h>
|
|
|
|
#include <mpc8xx.h>
|
2008-11-21 07:29:40 +00:00
|
|
|
#include <net.h>
|
2008-10-17 10:15:55 +00:00
|
|
|
#include <asm/io.h>
|
2008-01-11 00:12:06 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
|
|
|
|
#include <libfdt.h>
|
|
|
|
#endif
|
|
|
|
|
2008-11-21 07:29:40 +00:00
|
|
|
#include "../common/common.h"
|
2008-10-15 07:41:00 +00:00
|
|
|
|
2008-01-11 00:12:06 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
const uint sdram_table[] =
|
|
|
|
{
|
|
|
|
0x0f07fc04, 0x0ffffc04, 0x00bdfc04, 0x0ff77c00,
|
|
|
|
0x1ffffc05, 0xfffffc04, 0xfffffc04, 0xfffffc04,
|
|
|
|
/* 0x08 Burst Read */
|
|
|
|
0x0f07fc04, 0x0ffffc04, 0x00bdfc04, 0x00fffc00,
|
|
|
|
0x00fffc00, 0x00fffc00, 0x0ff77c00, 0x1ffffc05,
|
|
|
|
/* 0x10 Load mode register */
|
|
|
|
0x0ffffc34, 0x0ff57c04, 0x0ffffc04, 0x1ffffc05,
|
|
|
|
0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
|
|
|
|
/* 0x18 Single Write */
|
|
|
|
0x0f07fc04, 0x0ffffc00, 0x00bd7c04, 0x0ffffc04,
|
|
|
|
0x0ff77c04, 0x1ffffc05, 0xfffffc04, 0xfffffc04,
|
|
|
|
/* 0x20 Burst Write */
|
|
|
|
0x0f07fc04, 0x0ffffc00, 0x00bd7c00, 0x00fffc00,
|
|
|
|
0x00fffc00, 0x00fffc04, 0x0ffffc04, 0x0ff77c04,
|
|
|
|
0x1ffffc05, 0xfffffc04, 0xfffffc04, 0xfffffc04,
|
|
|
|
0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
|
|
|
|
/* 0x30 Precharge all and Refresh */
|
|
|
|
0x0ff77c04, 0x0ffffc04, 0x0ff5fc84, 0x0ffffc04,
|
|
|
|
0x0ffffc04, 0x0ffffc84, 0x1ffffc05, 0xfffffc04,
|
|
|
|
0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
|
|
|
|
/* 0x3C Exception */
|
|
|
|
0x7ffffc04, 0xfffffc07, 0xfffffc04, 0xfffffc04,
|
|
|
|
};
|
|
|
|
|
|
|
|
int checkboard (void)
|
|
|
|
{
|
2009-03-12 06:37:34 +00:00
|
|
|
puts ("Board: Keymile ");
|
|
|
|
#if defined(CONFIG_KMSUPX4)
|
|
|
|
puts ("kmsupx4");
|
|
|
|
#else
|
|
|
|
puts ("mgsuvd");
|
|
|
|
#endif
|
2008-11-21 07:29:40 +00:00
|
|
|
if (ethernet_present ())
|
|
|
|
puts (" with PIGGY.");
|
|
|
|
puts ("\n");
|
2008-01-11 00:12:06 +00:00
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
2008-06-09 21:03:40 +00:00
|
|
|
phys_size_t initdram (int board_type)
|
2008-01-11 00:12:06 +00:00
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
|
2008-01-11 00:12:06 +00:00
|
|
|
volatile memctl8xx_t *memctl = &immap->im_memctl;
|
|
|
|
long int size;
|
|
|
|
|
|
|
|
upmconfig (UPMB, (uint *) sdram_table,
|
|
|
|
sizeof (sdram_table) / sizeof (uint));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Preliminary prescaler for refresh (depends on number of
|
|
|
|
* banks): This value is selected for four cycles every 62.4 us
|
|
|
|
* with two SDRAM banks or four cycles every 31.2 us with one
|
|
|
|
* bank. It will be adjusted after memory sizing.
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
memctl->memc_mptpr = CONFIG_SYS_MPTPR;
|
2008-01-11 00:12:06 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The following value is used as an address (i.e. opcode) for
|
|
|
|
* the LOAD MODE REGISTER COMMAND during SDRAM initialisation. If
|
|
|
|
* the port size is 32bit the SDRAM does NOT "see" the lower two
|
|
|
|
* address lines, i.e. mar=0x00000088 -> opcode=0x00000022 for
|
|
|
|
* MICRON SDRAMs:
|
|
|
|
* -> 0 00 010 0 010
|
|
|
|
* | | | | +- Burst Length = 4
|
|
|
|
* | | | +----- Burst Type = Sequential
|
|
|
|
* | | +------- CAS Latency = 2
|
|
|
|
* | +----------- Operating Mode = Standard
|
|
|
|
* +-------------- Write Burst Mode = Programmed Burst Length
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
memctl->memc_mar = CONFIG_SYS_MAR;
|
2008-01-11 00:12:06 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Map controller banks 1 to the SDRAM banks 1 at
|
|
|
|
* preliminary addresses - these have to be modified after the
|
|
|
|
* SDRAM size has been determined.
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;
|
|
|
|
memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;
|
2008-01-11 00:12:06 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
memctl->memc_mbmr = CONFIG_SYS_MBMR & (~(MBMR_PTBE)); /* no refresh yet */
|
2008-01-11 00:12:06 +00:00
|
|
|
|
|
|
|
udelay (200);
|
|
|
|
|
|
|
|
/* perform SDRAM initializsation sequence */
|
|
|
|
|
|
|
|
memctl->memc_mcr = 0x80802830; /* SDRAM bank 0 */
|
|
|
|
udelay (1);
|
|
|
|
memctl->memc_mcr = 0x80802110; /* SDRAM bank 0 - execute twice */
|
|
|
|
udelay (1);
|
|
|
|
|
|
|
|
memctl->memc_mbmr |= MBMR_PTBE; /* enable refresh */
|
|
|
|
|
|
|
|
udelay (1000);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check Bank 0 Memory Size for re-configuration
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
size = get_ram_size(SDRAM_BASE1_PRELIM, SDRAM_MAX_SIZE);
|
|
|
|
|
|
|
|
udelay (1000);
|
|
|
|
|
|
|
|
debug ("SDRAM Bank 0: %ld MB\n", size >> 20);
|
|
|
|
|
|
|
|
return (size);
|
|
|
|
}
|
|
|
|
|
2008-03-07 07:15:28 +00:00
|
|
|
/*
|
|
|
|
* Early board initalization.
|
|
|
|
*/
|
|
|
|
int board_early_init_r(void)
|
|
|
|
{
|
|
|
|
/* setup the UPIOx */
|
2010-01-07 07:55:50 +00:00
|
|
|
/* General Unit Reset disabled, Flash Bank enabled, UnitLed on */
|
|
|
|
out_8((u8 *)(CONFIG_SYS_PIGGY_BASE + 0x02), 0xc2);
|
|
|
|
/* SCC4 enable, halfduplex, FCC1 powerdown, ANDI enable*/
|
2008-10-17 10:15:55 +00:00
|
|
|
out_8((u8 *)(CONFIG_SYS_PIGGY_BASE + 0x03), 0x35);
|
2008-03-07 07:15:28 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-10-15 07:41:00 +00:00
|
|
|
int hush_init_var (void)
|
|
|
|
{
|
|
|
|
ivm_read_eeprom ();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-01-11 00:12:06 +00:00
|
|
|
#if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
|
|
|
|
/*
|
2010-01-07 07:55:50 +00:00
|
|
|
* update "brg" property in the blob
|
2008-01-11 00:12:06 +00:00
|
|
|
*/
|
2008-10-17 10:15:05 +00:00
|
|
|
void ft_blob_update (void *blob, bd_t *bd)
|
2008-01-11 00:12:06 +00:00
|
|
|
{
|
|
|
|
ulong brg_data[1] = {0};
|
2010-01-07 07:55:50 +00:00
|
|
|
|
2008-01-11 00:12:06 +00:00
|
|
|
/* BRG */
|
2008-10-17 10:15:05 +00:00
|
|
|
brg_data[0] = cpu_to_be32 (bd->bi_busfreq);
|
2008-10-17 14:11:52 +00:00
|
|
|
fdt_set_node_and_value (blob, "/soc/cpm", "brg-frequency", brg_data,
|
|
|
|
sizeof (brg_data));
|
|
|
|
|
|
|
|
/* MAC adr */
|
|
|
|
fdt_set_node_and_value (blob, "/soc/cpm/ethernet", "mac-address",
|
2009-07-09 10:04:18 +00:00
|
|
|
bd->bi_enetaddr, sizeof (u8) * 6);
|
2008-01-11 00:12:06 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void ft_board_setup(void *blob, bd_t *bd)
|
|
|
|
{
|
2008-10-17 10:15:05 +00:00
|
|
|
ft_cpu_setup (blob, bd);
|
|
|
|
ft_blob_update (blob, bd);
|
2008-01-11 00:12:06 +00:00
|
|
|
}
|
|
|
|
#endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */
|
2008-10-15 07:36:03 +00:00
|
|
|
|
|
|
|
int i2c_soft_read_pin (void)
|
|
|
|
{
|
|
|
|
int val;
|
|
|
|
|
|
|
|
*(unsigned short *)(I2C_BASE_DIR) &= ~SDA_CONF;
|
|
|
|
udelay(1);
|
|
|
|
val = *(unsigned char *)(I2C_BASE_PORT);
|
|
|
|
|
|
|
|
return ((val & SDA_BIT) == SDA_BIT);
|
|
|
|
}
|