2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2014-02-04 08:56:19 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <dwmmc.h>
|
|
|
|
#include <malloc.h>
|
2017-03-31 08:14:35 +00:00
|
|
|
#include <asm/arcregs.h>
|
2015-04-09 16:50:58 +00:00
|
|
|
#include "axs10x.h"
|
2014-02-04 08:56:19 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
int board_mmc_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
struct dwmci_host *host = NULL;
|
|
|
|
|
|
|
|
host = malloc(sizeof(struct dwmci_host));
|
|
|
|
if (!host) {
|
|
|
|
printf("dwmci_host malloc fail!\n");
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
memset(host, 0, sizeof(struct dwmci_host));
|
|
|
|
host->name = "Synopsys Mobile storage";
|
|
|
|
host->ioaddr = (void *)ARC_DWMMC_BASE;
|
|
|
|
host->buswidth = 4;
|
|
|
|
host->dev_index = 0;
|
2015-04-02 07:19:12 +00:00
|
|
|
host->bus_hz = 50000000;
|
2014-02-04 08:56:19 +00:00
|
|
|
|
2015-10-04 13:10:26 +00:00
|
|
|
add_dwmci(host, host->bus_hz / 2, 400000);
|
2014-02-04 08:56:19 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-04-09 16:50:58 +00:00
|
|
|
#define AXS_MB_CREG 0xE0011000
|
|
|
|
|
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
|
|
|
if (readl((void __iomem *)AXS_MB_CREG + 0x234) & (1 << 28))
|
|
|
|
gd->board_type = AXS_MB_V3;
|
|
|
|
else
|
|
|
|
gd->board_type = AXS_MB_V2;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-04-13 10:37:05 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2018-03-23 12:35:03 +00:00
|
|
|
|
|
|
|
void board_jump_and_run(ulong entry, int zero, int arch, uint params)
|
|
|
|
{
|
|
|
|
void (*kernel_entry)(int zero, int arch, uint params);
|
|
|
|
|
|
|
|
kernel_entry = (void (*)(int, int, uint))entry;
|
|
|
|
|
|
|
|
smp_set_core_boot_addr(entry, -1);
|
|
|
|
smp_kick_all_cpus();
|
|
|
|
kernel_entry(zero, arch, params);
|
|
|
|
}
|
|
|
|
|
2015-04-13 10:37:05 +00:00
|
|
|
#define RESET_VECTOR_ADDR 0x0
|
|
|
|
|
|
|
|
void smp_set_core_boot_addr(unsigned long addr, int corenr)
|
|
|
|
{
|
|
|
|
/* All cores have reset vector pointing to 0 */
|
|
|
|
writel(addr, (void __iomem *)RESET_VECTOR_ADDR);
|
|
|
|
|
|
|
|
/* Make sure other cores see written value in memory */
|
2016-06-08 05:19:33 +00:00
|
|
|
flush_dcache_all();
|
2015-04-13 10:37:05 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void smp_kick_all_cpus(void)
|
|
|
|
{
|
|
|
|
/* CPU start CREG */
|
|
|
|
#define AXC003_CREG_CPU_START 0xF0001400
|
|
|
|
/* Bits positions in CPU start CREG */
|
|
|
|
#define BITS_START 0
|
2017-03-30 16:18:30 +00:00
|
|
|
#define BITS_START_MODE 4
|
2015-04-13 10:37:05 +00:00
|
|
|
#define BITS_CORE_SEL 9
|
|
|
|
|
2017-03-31 08:14:35 +00:00
|
|
|
/*
|
|
|
|
* In axs103 v1.1 START bits semantics has changed quite a bit.
|
|
|
|
* We used to have a generic START bit for all cores selected by CORE_SEL mask.
|
|
|
|
* But now we don't touch CORE_SEL at all because we have a dedicated START bit
|
|
|
|
* for each core:
|
|
|
|
* bit 0: Core 0 (master)
|
|
|
|
* bit 1: Core 1 (slave)
|
|
|
|
*/
|
|
|
|
#define BITS_START_CORE1 1
|
|
|
|
|
|
|
|
#define ARCVER_HS38_3_0 0x53
|
|
|
|
|
|
|
|
int core_family = read_aux_reg(ARC_AUX_IDENTITY) & 0xff;
|
2017-03-30 16:18:30 +00:00
|
|
|
int cmd = readl((void __iomem *)AXC003_CREG_CPU_START);
|
2017-03-31 08:14:35 +00:00
|
|
|
|
|
|
|
if (core_family < ARCVER_HS38_3_0) {
|
|
|
|
cmd |= (1 << BITS_CORE_SEL) | (1 << BITS_START);
|
|
|
|
cmd &= ~(1 << BITS_START_MODE);
|
|
|
|
} else {
|
|
|
|
cmd |= (1 << BITS_START_CORE1);
|
|
|
|
}
|
2017-03-30 16:18:30 +00:00
|
|
|
writel(cmd, (void __iomem *)AXC003_CREG_CPU_START);
|
2015-04-13 10:37:05 +00:00
|
|
|
}
|
|
|
|
#endif
|