2002-09-08 17:56:50 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2002
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2002-09-08 17:56:50 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
/* for now: just dummy functions to satisfy the linker */
|
|
|
|
|
2005-01-09 23:16:25 +00:00
|
|
|
#include <common.h>
|
|
|
|
|
2011-06-16 23:30:46 +00:00
|
|
|
void __flush_cache(unsigned long start, unsigned long size)
|
2002-09-08 17:56:50 +00:00
|
|
|
{
|
2013-06-04 12:02:06 +00:00
|
|
|
#if defined(CONFIG_ARM1136)
|
2005-01-09 23:16:25 +00:00
|
|
|
void arm1136_cache_flush(void);
|
|
|
|
|
|
|
|
arm1136_cache_flush();
|
ARM (ARM926ejs): add data cache support, tested on magnesium and tx25 board
Enable "cache" command on tx25 and magnesium board and test performance.
Test 1: Loading 127 MB of data from NAND flash into RAM:
Instr. Cache off on on
Data Cache off off on
--------------------------------------------------
magnesium 32,6s 22,5s 30s = x 1,09
tx25 (29MB only) 9,69s 5,05s 8,16s = x 1,19
Test 2: uncompressing a gzipped image from RAM to RAM
(size compressed: 6.5 MiB, uncompressed: 35 MiB):
Instr. Cache off on on
Data Cache off off on
--------------------------------------------------
magnesium 4,25s 2,08s 1,72s = x 2,47
tx25 4,82s 2,04s 1,84s = x 2,62
Portions of this work were supported by funding from
the CE Linux Forum.
Signed-off-by: Alessandro Rubini <rubini@gnudd.com>
Signed-off-by: Heiko Schocher <hs@denx.de>
Cc: Alessandro Rubini <rubini@gnudd.com>
2010-09-17 11:10:30 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_ARM926EJS
|
|
|
|
/* test and clean, page 2-23 of arm926ejs manual */
|
|
|
|
asm("0: mrc p15, 0, r15, c7, c10, 3\n\t" "bne 0b\n" : : : "memory");
|
|
|
|
/* disable write buffer as well (page 2-22) */
|
|
|
|
asm("mcr p15, 0, %0, c7, c10, 4" : : "r" (0));
|
2005-01-09 23:16:25 +00:00
|
|
|
#endif
|
2002-09-08 17:56:50 +00:00
|
|
|
return;
|
|
|
|
}
|
2011-06-16 23:30:46 +00:00
|
|
|
void flush_cache(unsigned long start, unsigned long size)
|
|
|
|
__attribute__((weak, alias("__flush_cache")));
|
2011-06-16 23:30:50 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Default implementation:
|
|
|
|
* do a range flush for the entire range
|
|
|
|
*/
|
|
|
|
void __flush_dcache_all(void)
|
|
|
|
{
|
|
|
|
flush_cache(0, ~0);
|
|
|
|
}
|
|
|
|
void flush_dcache_all(void)
|
|
|
|
__attribute__((weak, alias("__flush_dcache_all")));
|
2011-08-16 04:33:05 +00:00
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Default implementation of enable_caches()
|
|
|
|
* Real implementation should be in platform code
|
|
|
|
*/
|
|
|
|
void __enable_caches(void)
|
|
|
|
{
|
|
|
|
puts("WARNING: Caches not enabled\n");
|
|
|
|
}
|
|
|
|
void enable_caches(void)
|
|
|
|
__attribute__((weak, alias("__enable_caches")));
|