2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2017-04-11 05:42:14 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2017 Toradex AG
|
|
|
|
*
|
|
|
|
* FSL DCU platform driver
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <asm/arch/crm_regs.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <common.h>
|
|
|
|
#include <fsl_dcu_fb.h>
|
|
|
|
#include "div64.h"
|
|
|
|
|
|
|
|
unsigned int dcu_set_pixel_clock(unsigned int pixclock)
|
|
|
|
{
|
|
|
|
struct ccm_reg *ccm = (struct ccm_reg *)CCM_BASE_ADDR;
|
|
|
|
unsigned long long div;
|
|
|
|
|
|
|
|
clrbits_le32(&ccm->cscmr1, CCM_CSCMR1_DCU0_CLK_SEL);
|
|
|
|
clrsetbits_le32(&ccm->cscdr3,
|
|
|
|
CCM_CSCDR3_DCU0_DIV_MASK | CCM_CSCDR3_DCU0_EN,
|
|
|
|
CCM_CSCDR3_DCU0_DIV(0) | CCM_CSCDR3_DCU0_EN);
|
|
|
|
div = (unsigned long long)(PLL1_PFD2_FREQ / 1000);
|
|
|
|
do_div(div, pixclock);
|
|
|
|
|
|
|
|
return div;
|
|
|
|
}
|
|
|
|
|
2019-06-10 11:47:49 +00:00
|
|
|
int platform_dcu_init(struct fb_info *fbinfo,
|
|
|
|
unsigned int xres,
|
|
|
|
unsigned int yres,
|
2017-04-11 05:42:14 +00:00
|
|
|
const char *port,
|
|
|
|
struct fb_videomode *dcu_fb_videomode)
|
|
|
|
{
|
2019-06-10 11:47:49 +00:00
|
|
|
fsl_dcu_init(fbinfo, xres, yres, 32);
|
2017-04-11 05:42:14 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|