2011-05-13 03:15:11 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2011 Freescale Semiconductor, Inc.
|
|
|
|
*
|
2011-09-22 08:07:20 +00:00
|
|
|
* Configuration settings for the MX53SMD Freescale board.
|
2011-05-13 03:15:11 +00:00
|
|
|
*
|
2013-10-07 11:07:26 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2011-05-13 03:15:11 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
#define CONFIG_MX53
|
|
|
|
|
2011-09-22 08:07:20 +00:00
|
|
|
#define CONFIG_MACH_TYPE MACH_TYPE_MX53_SMD
|
|
|
|
|
2011-05-13 03:15:11 +00:00
|
|
|
#include <asm/arch/imx-regs.h>
|
|
|
|
|
|
|
|
#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
|
|
|
|
#define CONFIG_SETUP_MEMORY_TAGS
|
|
|
|
#define CONFIG_INITRD_TAG
|
2013-04-24 14:44:26 +00:00
|
|
|
#define CONFIG_REVISION_TAG
|
2011-05-13 03:15:11 +00:00
|
|
|
|
2015-10-26 11:47:42 +00:00
|
|
|
#define CONFIG_SYS_FSL_CLK
|
2014-04-22 18:34:57 +00:00
|
|
|
|
2011-05-13 03:15:11 +00:00
|
|
|
/* Size of malloc() pool */
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2 * 1024 * 1024)
|
|
|
|
|
|
|
|
#define CONFIG_MXC_GPIO
|
|
|
|
|
|
|
|
#define CONFIG_MXC_UART
|
2011-11-22 14:22:39 +00:00
|
|
|
#define CONFIG_MXC_UART_BASE UART1_BASE
|
2011-05-13 03:15:11 +00:00
|
|
|
|
|
|
|
/* I2C Configs */
|
2013-09-21 16:13:36 +00:00
|
|
|
#define CONFIG_SYS_I2C
|
|
|
|
#define CONFIG_SYS_I2C_MXC
|
2015-09-21 20:43:38 +00:00
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
2015-03-20 17:20:40 +00:00
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
|
2011-05-13 03:15:11 +00:00
|
|
|
|
|
|
|
/* MMC Configs */
|
|
|
|
#define CONFIG_FSL_ESDHC
|
|
|
|
#define CONFIG_SYS_FSL_ESDHC_ADDR 0
|
|
|
|
#define CONFIG_SYS_FSL_ESDHC_NUM 1
|
|
|
|
|
|
|
|
/* Eth Configs */
|
|
|
|
#define CONFIG_HAS_ETH1
|
|
|
|
#define CONFIG_MII
|
|
|
|
|
|
|
|
#define CONFIG_FEC_MXC
|
|
|
|
#define IMX_FEC_BASE FEC_BASE_ADDR
|
|
|
|
#define CONFIG_FEC_MXC_PHYADDR 0x1F
|
|
|
|
|
|
|
|
/* allow to overwrite serial and ethaddr */
|
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
#define CONFIG_CONS_INDEX 1
|
|
|
|
|
|
|
|
/* Command definition */
|
|
|
|
|
2011-10-17 08:21:56 +00:00
|
|
|
#define CONFIG_ETHPRIME "FEC0"
|
2011-05-13 03:15:11 +00:00
|
|
|
|
|
|
|
#define CONFIG_LOADADDR 0x70800000 /* loadaddr env var */
|
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x77800000
|
|
|
|
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"script=boot.scr\0" \
|
|
|
|
"uimage=uImage\0" \
|
|
|
|
"mmcdev=0\0" \
|
|
|
|
"mmcpart=2\0" \
|
|
|
|
"mmcroot=/dev/mmcblk0p3 rw\0" \
|
|
|
|
"mmcrootfstype=ext3 rootwait\0" \
|
|
|
|
"mmcargs=setenv bootargs console=ttymxc0,${baudrate} " \
|
|
|
|
"root=${mmcroot} " \
|
|
|
|
"rootfstype=${mmcrootfstype}\0" \
|
|
|
|
"loadbootscript=" \
|
|
|
|
"fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
|
|
|
|
"bootscript=echo Running bootscript from mmc ...; " \
|
|
|
|
"source\0" \
|
|
|
|
"loaduimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${uimage}\0" \
|
|
|
|
"mmcboot=echo Booting from mmc ...; " \
|
|
|
|
"run mmcargs; " \
|
|
|
|
"bootm\0" \
|
|
|
|
"netargs=setenv bootargs console=ttymxc0,${baudrate} " \
|
|
|
|
"root=/dev/nfs " \
|
|
|
|
"ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
|
|
|
|
"netboot=echo Booting from net ...; " \
|
|
|
|
"run netargs; " \
|
|
|
|
"dhcp ${uimage}; bootm\0" \
|
|
|
|
|
|
|
|
#define CONFIG_BOOTCOMMAND \
|
2012-10-01 05:06:52 +00:00
|
|
|
"mmc dev ${mmcdev}; if mmc rescan; then " \
|
2011-05-13 03:15:11 +00:00
|
|
|
"if run loadbootscript; then " \
|
|
|
|
"run bootscript; " \
|
|
|
|
"else " \
|
|
|
|
"if run loaduimage; then " \
|
|
|
|
"run mmcboot; " \
|
|
|
|
"else run netboot; " \
|
|
|
|
"fi; " \
|
|
|
|
"fi; " \
|
|
|
|
"else run netboot; fi"
|
|
|
|
#define CONFIG_ARP_TIMEOUT 200UL
|
|
|
|
|
|
|
|
/* Miscellaneous configurable options */
|
|
|
|
#define CONFIG_SYS_LONGHELP /* undef to save memory */
|
|
|
|
#define CONFIG_AUTO_COMPLETE
|
|
|
|
#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
|
|
|
|
|
|
|
|
/* Print Buffer Size */
|
|
|
|
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
|
|
|
|
#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
|
|
|
|
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x70000000
|
2012-02-09 14:25:10 +00:00
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x70010000
|
2011-05-13 03:15:11 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
|
|
|
|
|
|
|
|
#define CONFIG_CMDLINE_EDITING
|
|
|
|
|
|
|
|
/* Physical Memory Map */
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 2
|
|
|
|
#define PHYS_SDRAM_1 CSD0_BASE_ADDR
|
|
|
|
#define PHYS_SDRAM_1_SIZE (512 * 1024 * 1024)
|
|
|
|
#define PHYS_SDRAM_2 CSD1_BASE_ADDR
|
|
|
|
#define PHYS_SDRAM_2_SIZE (512 * 1024 * 1024)
|
|
|
|
#define PHYS_SDRAM_SIZE (PHYS_SDRAM_1_SIZE + PHYS_SDRAM_2_SIZE)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1)
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR)
|
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET \
|
|
|
|
(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR \
|
|
|
|
(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
|
|
|
|
|
2017-02-11 13:43:54 +00:00
|
|
|
/* environment organization */
|
2011-05-13 03:15:11 +00:00
|
|
|
#define CONFIG_ENV_OFFSET (6 * 64 * 1024)
|
|
|
|
#define CONFIG_ENV_SIZE (8 * 1024)
|
|
|
|
#define CONFIG_ENV_IS_IN_MMC
|
|
|
|
#define CONFIG_SYS_MMC_ENV_DEV 0
|
|
|
|
|
|
|
|
#endif /* __CONFIG_H */
|