2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2014-04-04 17:16:53 +00:00
|
|
|
/*
|
|
|
|
* Keystone2: DDR3 initialization
|
|
|
|
*
|
|
|
|
* (C) Copyright 2012-2014
|
|
|
|
* Texas Instruments Incorporated, <www.ti.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2014-07-09 20:44:49 +00:00
|
|
|
#include "ddr3_cfg.h"
|
2014-07-09 16:48:40 +00:00
|
|
|
#include <asm/arch/ddr3.h>
|
2014-04-04 17:16:53 +00:00
|
|
|
#include <asm/arch/hardware.h>
|
|
|
|
|
|
|
|
struct pll_init_data ddr3a_333 = DDR3_PLL_333(A);
|
|
|
|
struct pll_init_data ddr3a_400 = DDR3_PLL_400(A);
|
|
|
|
|
2015-02-11 19:07:58 +00:00
|
|
|
u32 ddr3_init(void)
|
2014-04-04 17:16:53 +00:00
|
|
|
{
|
2015-02-11 19:07:58 +00:00
|
|
|
u32 ddr3_size;
|
2016-03-04 16:36:42 +00:00
|
|
|
struct ddr3_spd_cb spd_cb;
|
2014-04-04 17:16:53 +00:00
|
|
|
|
2016-03-04 16:36:42 +00:00
|
|
|
if (ddr3_get_dimm_params_from_spd(&spd_cb)) {
|
|
|
|
printf("Sorry, I don't know how to configure DDR3A.\n"
|
|
|
|
"Bye :(\n");
|
|
|
|
for (;;)
|
|
|
|
;
|
|
|
|
}
|
2014-04-04 17:16:53 +00:00
|
|
|
|
2016-03-04 16:36:42 +00:00
|
|
|
printf("Detected SO-DIMM [%s]\n", spd_cb.dimm_name);
|
2014-04-04 17:16:53 +00:00
|
|
|
|
2016-03-04 16:36:42 +00:00
|
|
|
if ((cpu_revision() > 1) ||
|
|
|
|
(__raw_readl(KS2_RSTCTRL_RSTYPE) & 0x1)) {
|
|
|
|
printf("DDR3 speed %d\n", spd_cb.ddrspdclock);
|
|
|
|
if (spd_cb.ddrspdclock == 1600)
|
|
|
|
init_pll(&ddr3a_400);
|
|
|
|
else
|
|
|
|
init_pll(&ddr3a_333);
|
|
|
|
}
|
2014-07-09 16:48:41 +00:00
|
|
|
|
2016-03-04 16:36:42 +00:00
|
|
|
if (cpu_revision() > 0) {
|
|
|
|
if (cpu_revision() > 1) {
|
|
|
|
/* PG 2.0 */
|
|
|
|
/* Reset DDR3A PHY after PLL enabled */
|
|
|
|
ddr3_reset_ddrphy();
|
|
|
|
spd_cb.phy_cfg.zq0cr1 |= 0x10000;
|
|
|
|
spd_cb.phy_cfg.zq1cr1 |= 0x10000;
|
|
|
|
spd_cb.phy_cfg.zq2cr1 |= 0x10000;
|
2014-04-04 17:16:53 +00:00
|
|
|
}
|
2016-03-04 16:36:42 +00:00
|
|
|
ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, &spd_cb.phy_cfg);
|
|
|
|
|
|
|
|
ddr3_init_ddremif(KS2_DDR3A_EMIF_CTRL_BASE, &spd_cb.emif_cfg);
|
|
|
|
|
|
|
|
ddr3_size = spd_cb.ddr_size_gbyte;
|
2014-04-04 17:16:53 +00:00
|
|
|
} else {
|
2016-03-04 16:36:42 +00:00
|
|
|
ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, &spd_cb.phy_cfg);
|
|
|
|
spd_cb.emif_cfg.sdcfg |= 0x1000;
|
|
|
|
ddr3_init_ddremif(KS2_DDR3A_EMIF_CTRL_BASE, &spd_cb.emif_cfg);
|
|
|
|
ddr3_size = spd_cb.ddr_size_gbyte / 2;
|
2014-04-04 17:16:53 +00:00
|
|
|
}
|
2016-03-04 16:36:42 +00:00
|
|
|
printf("DRAM: %d GiB (includes reported below)\n", ddr3_size);
|
2014-09-10 12:54:59 +00:00
|
|
|
|
|
|
|
/* Apply the workaround for PG 1.0 and 1.1 Silicons */
|
|
|
|
if (cpu_revision() <= 1)
|
|
|
|
ddr3_err_reset_workaround();
|
2014-10-22 14:47:58 +00:00
|
|
|
|
|
|
|
return ddr3_size;
|
|
|
|
}
|