2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2010-10-19 09:05:51 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2011 Andes Technology Corporation
|
|
|
|
* Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
|
|
|
|
* Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2020-05-10 17:39:54 +00:00
|
|
|
#include <flash.h>
|
2019-12-28 17:45:05 +00:00
|
|
|
#include <init.h>
|
2020-05-10 17:39:56 +00:00
|
|
|
#include <net.h>
|
2017-05-23 05:48:27 +00:00
|
|
|
#if defined(CONFIG_FTMAC100) && !defined(CONFIG_DM_ETH)
|
2010-10-19 09:05:51 +00:00
|
|
|
#include <netdev.h>
|
2017-05-18 06:37:53 +00:00
|
|
|
#endif
|
|
|
|
#include <linux/io.h>
|
2017-05-17 14:22:57 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/mach-types.h>
|
2010-10-19 09:05:51 +00:00
|
|
|
|
|
|
|
#include <faraday/ftsmc020.h>
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous platform dependent initializations
|
|
|
|
*/
|
|
|
|
|
|
|
|
int board_init(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* refer to BOOT_PARAMETER_PA_BASE within
|
|
|
|
* "linux/arch/nds32/include/asm/misc_spec.h"
|
|
|
|
*/
|
2017-05-18 06:37:53 +00:00
|
|
|
printf("Board: %s\n" , CONFIG_SYS_BOARD);
|
2010-10-19 09:05:51 +00:00
|
|
|
gd->bd->bi_arch_number = MACH_TYPE_ADPAG101P;
|
|
|
|
gd->bd->bi_boot_params = PHYS_SDRAM_0 + 0x400;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int dram_init(void)
|
|
|
|
{
|
|
|
|
unsigned long sdram_base = PHYS_SDRAM_0;
|
2013-06-08 03:14:09 +00:00
|
|
|
unsigned long expected_size = PHYS_SDRAM_0_SIZE + PHYS_SDRAM_1_SIZE;
|
2010-10-19 09:05:51 +00:00
|
|
|
unsigned long actual_size;
|
|
|
|
|
|
|
|
actual_size = get_ram_size((void *)sdram_base, expected_size);
|
|
|
|
|
|
|
|
gd->ram_size = actual_size;
|
|
|
|
|
|
|
|
if (expected_size != actual_size) {
|
|
|
|
printf("Warning: Only %lu of %lu MiB SDRAM is working\n",
|
|
|
|
actual_size >> 20, expected_size >> 20);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-03-31 14:40:32 +00:00
|
|
|
int dram_init_banksize(void)
|
2013-06-08 03:14:09 +00:00
|
|
|
{
|
|
|
|
gd->bd->bi_dram[0].start = PHYS_SDRAM_0;
|
|
|
|
gd->bd->bi_dram[0].size = PHYS_SDRAM_0_SIZE;
|
|
|
|
gd->bd->bi_dram[1].start = PHYS_SDRAM_1;
|
|
|
|
gd->bd->bi_dram[1].size = PHYS_SDRAM_1_SIZE;
|
2017-03-31 14:40:32 +00:00
|
|
|
|
|
|
|
return 0;
|
2013-06-08 03:14:09 +00:00
|
|
|
}
|
|
|
|
|
2017-05-23 05:48:27 +00:00
|
|
|
#if defined(CONFIG_FTMAC100) && !defined(CONFIG_DM_ETH)
|
2020-06-26 06:13:33 +00:00
|
|
|
int board_eth_init(struct bd_info *bd)
|
2010-10-19 09:05:51 +00:00
|
|
|
{
|
|
|
|
return ftmac100_initialize(bd);
|
|
|
|
}
|
2017-05-18 06:37:53 +00:00
|
|
|
#endif
|
2010-10-19 09:05:51 +00:00
|
|
|
|
|
|
|
ulong board_flash_get_legacy(ulong base, int banknum, flash_info_t *info)
|
|
|
|
{
|
|
|
|
if (banknum == 0) { /* non-CFI boot flash */
|
|
|
|
info->portwidth = FLASH_CFI_8BIT;
|
|
|
|
info->chipwidth = FLASH_CFI_BY8;
|
|
|
|
info->interface = FLASH_CFI_X8;
|
|
|
|
return 1;
|
|
|
|
} else {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|