2018-05-06 22:27:01 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+ OR X11
|
2015-06-01 13:07:21 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2013 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
/include/ "skeleton.dtsi"
|
2016-08-09 18:15:00 +00:00
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
2015-06-01 13:07:21 +00:00
|
|
|
|
|
|
|
/ {
|
|
|
|
aliases {
|
|
|
|
gpio0 = &gpio0;
|
|
|
|
gpio1 = &gpio1;
|
|
|
|
gpio2 = &gpio2;
|
|
|
|
gpio3 = &gpio3;
|
|
|
|
gpio4 = &gpio4;
|
2016-01-27 05:01:45 +00:00
|
|
|
serial0 = &uart0;
|
|
|
|
serial1 = &uart1;
|
|
|
|
serial2 = &uart2;
|
|
|
|
serial3 = &uart3;
|
|
|
|
serial4 = &uart4;
|
|
|
|
serial5 = &uart5;
|
2015-06-01 13:07:21 +00:00
|
|
|
spi0 = &dspi0;
|
|
|
|
spi1 = &dspi1;
|
2016-08-09 18:15:00 +00:00
|
|
|
ehci0 = &ehci0;
|
|
|
|
ehci1 = &ehci1;
|
2019-02-13 21:46:46 +00:00
|
|
|
i2c0 = &i2c0;
|
|
|
|
i2c1 = &i2c1;
|
|
|
|
i2c2 = &i2c2;
|
|
|
|
i2c3 = &i2c3;
|
2015-06-01 13:07:21 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
soc {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
aips0: aips-bus@40000000 {
|
|
|
|
compatible = "fsl,aips-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2016-11-30 21:41:57 +00:00
|
|
|
reg = <0x40000000 0x00070000>;
|
2015-06-01 13:07:21 +00:00
|
|
|
ranges;
|
|
|
|
|
2016-01-27 05:01:45 +00:00
|
|
|
uart0: serial@40027000 {
|
|
|
|
compatible = "fsl,vf610-lpuart";
|
|
|
|
reg = <0x40027000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart1: serial@40028000 {
|
|
|
|
compatible = "fsl,vf610-lpuart";
|
|
|
|
reg = <0x40028000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart2: serial@40029000 {
|
|
|
|
compatible = "fsl,vf610-lpuart";
|
|
|
|
reg = <0x40029000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart3: serial@4002a000 {
|
|
|
|
compatible = "fsl,vf610-lpuart";
|
|
|
|
reg = <0x4002a000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-06-01 13:07:21 +00:00
|
|
|
dspi0: dspi0@4002c000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,vf610-dspi";
|
|
|
|
reg = <0x4002c000 0x1000>;
|
|
|
|
num-cs = <5>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dspi1: dspi1@4002d000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,vf610-dspi";
|
|
|
|
reg = <0x4002d000 0x1000>;
|
|
|
|
num-cs = <5>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
qspi0: quadspi@40044000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,vf610-qspi";
|
2016-09-26 07:08:08 +00:00
|
|
|
reg = <0x40044000 0x1000>,
|
|
|
|
<0x20000000 0x10000000>;
|
|
|
|
reg-names = "QuadSPI", "QuadSPI-memory";
|
2015-06-01 13:07:21 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2019-02-13 21:46:46 +00:00
|
|
|
i2c0: i2c@40066000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
reg = <0x40066000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@40067000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
reg = <0x40067000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-11-19 23:38:07 +00:00
|
|
|
iomuxc: iomuxc@40048000 {
|
|
|
|
compatible = "fsl,vf610-iomuxc";
|
|
|
|
reg = <0x40048000 0x1000>;
|
|
|
|
fsl,mux_mask = <0x700000>;
|
|
|
|
};
|
|
|
|
|
2015-06-01 13:07:21 +00:00
|
|
|
gpio0: gpio@40049000 {
|
|
|
|
compatible = "fsl,vf610-gpio";
|
|
|
|
reg = <0x400ff000 0x40>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@4004a000 {
|
|
|
|
compatible = "fsl,vf610-gpio";
|
|
|
|
reg = <0x400ff040 0x40>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@4004b000 {
|
|
|
|
compatible = "fsl,vf610-gpio";
|
|
|
|
reg = <0x400ff080 0x40>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@4004c000 {
|
|
|
|
compatible = "fsl,vf610-gpio";
|
|
|
|
reg = <0x400ff0c0 0x40>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@4004d000 {
|
|
|
|
compatible = "fsl,vf610-gpio";
|
|
|
|
reg = <0x400ff100 0x40>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
2016-08-09 18:15:00 +00:00
|
|
|
|
2019-06-10 11:47:51 +00:00
|
|
|
dcu0: dcu@40058000 {
|
|
|
|
compatible = "fsl,vf610-dcu";
|
|
|
|
reg = <0x40058000 0x1200>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-08-09 18:15:00 +00:00
|
|
|
ehci0: ehci@40034000 {
|
|
|
|
compatible = "fsl,vf610-usb";
|
|
|
|
reg = <0x40034000 0x800>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2015-06-01 13:07:21 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
aips1: aips-bus@40080000 {
|
|
|
|
compatible = "fsl,aips-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2016-11-30 21:41:57 +00:00
|
|
|
reg = <0x40080000 0x0007f000>;
|
2015-06-01 13:07:21 +00:00
|
|
|
ranges;
|
2016-01-27 05:01:45 +00:00
|
|
|
|
|
|
|
uart4: serial@400a9000 {
|
|
|
|
compatible = "fsl,vf610-lpuart";
|
|
|
|
reg = <0x400a9000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart5: serial@400aa000 {
|
|
|
|
compatible = "fsl,vf610-lpuart";
|
|
|
|
reg = <0x400aa000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-08-09 18:15:00 +00:00
|
|
|
ehci1: ehci@400b4000 {
|
|
|
|
compatible = "fsl,vf610-usb";
|
|
|
|
reg = <0x400b4000 0x800>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2019-02-13 21:46:46 +00:00
|
|
|
|
|
|
|
esdhc1: esdhc@400b2000 {
|
|
|
|
compatible = "fsl,esdhc";
|
|
|
|
reg = <0x400b2000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
fec0: fec@400d0000 {
|
|
|
|
compatible = "fsl,mvf600-fec";
|
|
|
|
reg = <0x400d0000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
fec1: fec@400d1000 {
|
|
|
|
compatible = "fsl,mvf600-fec";
|
|
|
|
reg = <0x400d1000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
nfc: nand@400e0000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,vf610-nfc";
|
|
|
|
reg = <0x400e0000 0x4000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@400e6000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
reg = <0x400e6000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@400e7000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
reg = <0x400e7000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2015-06-01 13:07:21 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|