2018-08-27 10:27:13 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
/*
|
|
|
|
* K3: ARM64 MMU setup
|
|
|
|
*
|
2020-08-17 23:15:09 +00:00
|
|
|
* Copyright (C) 2018-2020 Texas Instruments Incorporated - https://www.ti.com/
|
2018-08-27 10:27:13 +00:00
|
|
|
* Lokesh Vutla <lokeshvutla@ti.com>
|
2020-08-17 23:15:09 +00:00
|
|
|
* Suman Anna <s-anna@ti.com>
|
2019-01-17 07:22:43 +00:00
|
|
|
* (This file is derived from arch/arm/mach-zynqmp/cpu.c)
|
2018-08-27 10:27:13 +00:00
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/system.h>
|
|
|
|
#include <asm/armv8/mmu.h>
|
|
|
|
|
2019-06-13 04:59:48 +00:00
|
|
|
#ifdef CONFIG_SOC_K3_AM6
|
2018-08-27 10:27:13 +00:00
|
|
|
/* NR_DRAM_BANKS + 32bit IO + 64bit IO + terminator */
|
2019-09-04 10:31:49 +00:00
|
|
|
#define NR_MMU_REGIONS (CONFIG_NR_DRAM_BANKS + 5)
|
2018-08-27 10:27:13 +00:00
|
|
|
|
|
|
|
/* ToDo: Add 64bit IO */
|
|
|
|
struct mm_region am654_mem_map[NR_MMU_REGIONS] = {
|
|
|
|
{
|
|
|
|
.virt = 0x0UL,
|
|
|
|
.phys = 0x0UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
|
|
|
}, {
|
|
|
|
.virt = 0x80000000UL,
|
|
|
|
.phys = 0x80000000UL,
|
2019-09-04 10:31:49 +00:00
|
|
|
.size = 0x20000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0xa0000000UL,
|
|
|
|
.phys = 0xa0000000UL,
|
|
|
|
.size = 0x02100000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL_NC) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0xa2100000UL,
|
|
|
|
.phys = 0xa2100000UL,
|
|
|
|
.size = 0x5df00000UL,
|
2018-08-27 10:27:13 +00:00
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0x880000000UL,
|
|
|
|
.phys = 0x880000000UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
2020-02-04 05:39:49 +00:00
|
|
|
}, {
|
|
|
|
.virt = 0x500000000UL,
|
|
|
|
.phys = 0x500000000UL,
|
|
|
|
.size = 0x400000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
2018-08-27 10:27:13 +00:00
|
|
|
}, {
|
|
|
|
/* List terminator */
|
|
|
|
0,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
struct mm_region *mem_map = am654_mem_map;
|
2019-06-13 04:59:48 +00:00
|
|
|
#endif /* CONFIG_SOC_K3_AM6 */
|
|
|
|
|
|
|
|
#ifdef CONFIG_SOC_K3_J721E
|
2020-08-17 23:15:09 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_TARGET_J721E_A72_EVM
|
2019-06-13 04:59:48 +00:00
|
|
|
/* NR_DRAM_BANKS + 32bit IO + 64bit IO + terminator */
|
2020-03-10 21:05:55 +00:00
|
|
|
#define NR_MMU_REGIONS (CONFIG_NR_DRAM_BANKS + 6)
|
2019-06-13 04:59:48 +00:00
|
|
|
|
|
|
|
/* ToDo: Add 64bit IO */
|
|
|
|
struct mm_region j721e_mem_map[NR_MMU_REGIONS] = {
|
|
|
|
{
|
|
|
|
.virt = 0x0UL,
|
|
|
|
.phys = 0x0UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
|
|
|
}, {
|
|
|
|
.virt = 0x80000000UL,
|
|
|
|
.phys = 0x80000000UL,
|
|
|
|
.size = 0x20000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0xa0000000UL,
|
|
|
|
.phys = 0xa0000000UL,
|
2019-09-04 10:31:50 +00:00
|
|
|
.size = 0x1bc00000UL,
|
2019-06-13 04:59:48 +00:00
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL_NC) |
|
|
|
|
PTE_BLOCK_NON_SHARE
|
|
|
|
}, {
|
2019-09-04 10:31:50 +00:00
|
|
|
.virt = 0xbbc00000UL,
|
|
|
|
.phys = 0xbbc00000UL,
|
|
|
|
.size = 0x44400000UL,
|
2019-06-13 04:59:48 +00:00
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0x880000000UL,
|
|
|
|
.phys = 0x880000000UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0x500000000UL,
|
|
|
|
.phys = 0x500000000UL,
|
|
|
|
.size = 0x400000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
2020-03-10 21:05:55 +00:00
|
|
|
}, {
|
|
|
|
.virt = 0x4d80000000UL,
|
|
|
|
.phys = 0x4d80000000UL,
|
|
|
|
.size = 0x0002000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL_NC) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
2019-06-13 04:59:48 +00:00
|
|
|
}, {
|
|
|
|
/* List terminator */
|
|
|
|
0,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
struct mm_region *mem_map = j721e_mem_map;
|
2020-08-17 23:15:09 +00:00
|
|
|
#endif /* CONFIG_TARGET_J721E_A72_EVM */
|
|
|
|
|
|
|
|
#ifdef CONFIG_TARGET_J7200_A72_EVM
|
|
|
|
#define NR_MMU_REGIONS (CONFIG_NR_DRAM_BANKS + 5)
|
|
|
|
|
|
|
|
/* ToDo: Add 64bit IO */
|
|
|
|
struct mm_region j7200_mem_map[NR_MMU_REGIONS] = {
|
|
|
|
{
|
|
|
|
.virt = 0x0UL,
|
|
|
|
.phys = 0x0UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
|
|
|
}, {
|
|
|
|
.virt = 0x80000000UL,
|
|
|
|
.phys = 0x80000000UL,
|
|
|
|
.size = 0x20000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0xa0000000UL,
|
|
|
|
.phys = 0xa0000000UL,
|
|
|
|
.size = 0x04800000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL_NC) |
|
|
|
|
PTE_BLOCK_NON_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0xa4800000UL,
|
|
|
|
.phys = 0xa4800000UL,
|
|
|
|
.size = 0x5b800000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0x880000000UL,
|
|
|
|
.phys = 0x880000000UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0x500000000UL,
|
|
|
|
.phys = 0x500000000UL,
|
|
|
|
.size = 0x400000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
|
|
|
}, {
|
|
|
|
/* List terminator */
|
|
|
|
0,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
struct mm_region *mem_map = j7200_mem_map;
|
|
|
|
#endif /* CONFIG_TARGET_J7200_A72_EVM */
|
|
|
|
|
2019-06-13 04:59:48 +00:00
|
|
|
#endif /* CONFIG_SOC_K3_J721E */
|
2021-04-23 16:27:39 +00:00
|
|
|
|
2022-01-25 15:26:31 +00:00
|
|
|
#ifdef CONFIG_SOC_K3_J721S2
|
|
|
|
#define NR_MMU_REGIONS (CONFIG_NR_DRAM_BANKS + 3)
|
|
|
|
|
|
|
|
/* ToDo: Add 64bit IO */
|
|
|
|
struct mm_region j721s2_mem_map[NR_MMU_REGIONS] = {
|
|
|
|
{
|
|
|
|
.virt = 0x0UL,
|
|
|
|
.phys = 0x0UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
|
|
|
}, {
|
|
|
|
.virt = 0x80000000UL,
|
|
|
|
.phys = 0x80000000UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0x880000000UL,
|
|
|
|
.phys = 0x880000000UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0x500000000UL,
|
|
|
|
.phys = 0x500000000UL,
|
|
|
|
.size = 0x400000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
|
|
|
}, {
|
|
|
|
/* List terminator */
|
|
|
|
0,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
struct mm_region *mem_map = j721s2_mem_map;
|
|
|
|
|
|
|
|
#endif /* CONFIG_SOC_K3_J721S2 */
|
|
|
|
|
2021-04-23 16:27:39 +00:00
|
|
|
#ifdef CONFIG_SOC_K3_AM642
|
|
|
|
/* NR_DRAM_BANKS + 32bit IO + 64bit IO + terminator */
|
|
|
|
#define NR_MMU_REGIONS (CONFIG_NR_DRAM_BANKS + 3)
|
|
|
|
|
|
|
|
/* ToDo: Add 64bit IO */
|
|
|
|
struct mm_region am64_mem_map[NR_MMU_REGIONS] = {
|
|
|
|
{
|
|
|
|
.virt = 0x0UL,
|
|
|
|
.phys = 0x0UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
|
|
|
}, {
|
|
|
|
.virt = 0x80000000UL,
|
|
|
|
.phys = 0x80000000UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0x880000000UL,
|
|
|
|
.phys = 0x880000000UL,
|
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
.virt = 0x500000000UL,
|
|
|
|
.phys = 0x500000000UL,
|
|
|
|
.size = 0x400000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
|
|
|
}, {
|
|
|
|
/* List terminator */
|
|
|
|
0,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
struct mm_region *mem_map = am64_mem_map;
|
|
|
|
#endif /* CONFIG_SOC_K3_AM642 */
|