2012-09-13 20:23:35 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
|
|
|
|
* Copyright (C) 2012 Xilinx, Inc. All rights reserved.
|
|
|
|
*
|
2013-10-07 11:07:26 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2012-09-13 20:23:35 +00:00
|
|
|
*/
|
|
|
|
#include <common.h>
|
2013-02-04 11:42:25 +00:00
|
|
|
#include <asm/io.h>
|
2013-11-21 21:38:54 +00:00
|
|
|
#include <asm/arch/clk.h>
|
2013-02-04 11:38:59 +00:00
|
|
|
#include <asm/arch/sys_proto.h>
|
2013-02-04 11:42:25 +00:00
|
|
|
#include <asm/arch/hardware.h>
|
2012-09-13 20:23:35 +00:00
|
|
|
|
2013-11-29 13:31:25 +00:00
|
|
|
#define ZYNQ_SILICON_VER_MASK 0xF0000000
|
|
|
|
#define ZYNQ_SILICON_VER_SHIFT 28
|
|
|
|
|
2013-08-22 12:52:02 +00:00
|
|
|
int arch_cpu_init(void)
|
2013-02-04 11:42:25 +00:00
|
|
|
{
|
|
|
|
zynq_slcr_unlock();
|
2014-01-14 13:21:52 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2013-02-04 11:42:25 +00:00
|
|
|
/* Device config APB, unlock the PCAP */
|
|
|
|
writel(0x757BDF0D, &devcfg_base->unlock);
|
|
|
|
writel(0xFFFFFFFF, &devcfg_base->rom_shadow);
|
|
|
|
|
2013-08-28 06:26:41 +00:00
|
|
|
#if (CONFIG_SYS_SDRAM_BASE == 0)
|
|
|
|
/* remap DDR to zero, FILTERSTART */
|
|
|
|
writel(0, &scu_base->filter_start);
|
|
|
|
|
2013-02-04 11:42:25 +00:00
|
|
|
/* OCM_CFG, Mask out the ROM, map ram into upper addresses */
|
|
|
|
writel(0x1F, &slcr_base->ocm_cfg);
|
|
|
|
/* FPGA_RST_CTRL, clear resets on AXI fabric ports */
|
|
|
|
writel(0x0, &slcr_base->fpga_rst_ctrl);
|
|
|
|
/* Set urgent bits with register */
|
|
|
|
writel(0x0, &slcr_base->ddr_urgent_sel);
|
|
|
|
/* Urgent write, ports S2/S3 */
|
|
|
|
writel(0xC, &slcr_base->ddr_urgent);
|
2013-08-28 06:26:41 +00:00
|
|
|
#endif
|
2014-01-14 13:21:52 +00:00
|
|
|
#endif
|
2013-11-21 21:38:54 +00:00
|
|
|
zynq_clk_early_init();
|
2013-02-04 11:42:25 +00:00
|
|
|
zynq_slcr_lock();
|
2013-08-22 12:52:02 +00:00
|
|
|
|
|
|
|
return 0;
|
2013-02-04 11:42:25 +00:00
|
|
|
}
|
2012-09-13 20:23:35 +00:00
|
|
|
|
2013-11-29 13:31:25 +00:00
|
|
|
unsigned int zynq_get_silicon_version(void)
|
|
|
|
{
|
|
|
|
unsigned int ver;
|
|
|
|
|
|
|
|
ver = (readl(&devcfg_base->mctrl) &
|
|
|
|
ZYNQ_SILICON_VER_MASK) >> ZYNQ_SILICON_VER_SHIFT;
|
|
|
|
|
|
|
|
return ver;
|
|
|
|
}
|
|
|
|
|
2012-09-13 20:23:35 +00:00
|
|
|
void reset_cpu(ulong addr)
|
|
|
|
{
|
2013-02-04 11:38:59 +00:00
|
|
|
zynq_slcr_cpu_reset();
|
2012-09-13 20:23:35 +00:00
|
|
|
while (1)
|
|
|
|
;
|
|
|
|
}
|
2014-01-03 08:32:35 +00:00
|
|
|
|
|
|
|
#ifndef CONFIG_SYS_DCACHE_OFF
|
|
|
|
void enable_caches(void)
|
|
|
|
{
|
|
|
|
/* Enable D-cache. I-cache is already enabled in start.S */
|
|
|
|
dcache_enable();
|
|
|
|
}
|
|
|
|
#endif
|