2006-04-26 22:58:56 +00:00
|
|
|
/*
|
2006-06-27 10:11:54 +00:00
|
|
|
* Copyright (C) Freescale Semiconductor,Inc.
|
|
|
|
* 2005, 2006. All rights reserved.
|
|
|
|
*
|
2006-04-26 22:58:56 +00:00
|
|
|
* Ed Swarthout (ed.swarthout@freescale.com)
|
2006-06-27 10:11:54 +00:00
|
|
|
* Jason Jin (Jason.jin@freescale.com)
|
2006-04-26 22:58:56 +00:00
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
2006-06-27 10:11:54 +00:00
|
|
|
* PCIE Configuration space access support for PCIE Bridge
|
2006-04-26 22:58:56 +00:00
|
|
|
*/
|
|
|
|
#include <common.h>
|
|
|
|
#include <pci.h>
|
|
|
|
|
|
|
|
#if defined(CONFIG_PCI)
|
|
|
|
void
|
|
|
|
pci_mpc86xx_init(struct pci_controller *hose)
|
|
|
|
{
|
2006-08-22 17:06:18 +00:00
|
|
|
volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
|
2006-06-27 10:11:54 +00:00
|
|
|
volatile ccsr_pex_t *pcie1 = &immap->im_pex1;
|
|
|
|
u16 temp16;
|
|
|
|
u32 temp32;
|
|
|
|
|
2006-04-26 22:58:56 +00:00
|
|
|
volatile ccsr_gur_t *gur = &immap->im_gur;
|
|
|
|
uint host1_agent = (gur->porbmsr & MPC86xx_PORBMSR_HA) >> 17;
|
2006-06-27 10:11:54 +00:00
|
|
|
uint pcie1_host = (host1_agent == 2) || (host1_agent == 3);
|
|
|
|
uint pcie1_agent = (host1_agent == 0) || (host1_agent == 1);
|
|
|
|
uint devdisr = gur->devdisr;
|
|
|
|
uint io_sel = (gur->pordevsr & MPC86xx_PORDEVSR_IO_SEL) >> 16;
|
|
|
|
|
2006-08-22 17:06:18 +00:00
|
|
|
if ((io_sel == 2 || io_sel == 3 || io_sel == 5 || io_sel == 6 ||
|
|
|
|
io_sel == 7 || io_sel == 0xf)
|
|
|
|
&& !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
|
|
|
|
printf("PCI-EXPRESS 1: Configured as %s \n",
|
|
|
|
pcie1_agent ? "Agent" : "Host");
|
|
|
|
if (pcie1_agent)
|
|
|
|
return; /*Don't scan bus when configured as agent */
|
|
|
|
printf(" Scanning PCIE bus");
|
|
|
|
debug("0x%08x=0x%08x ",
|
|
|
|
&pcie1->pme_msg_det,
|
|
|
|
pcie1->pme_msg_det);
|
2006-06-27 10:11:54 +00:00
|
|
|
if (pcie1->pme_msg_det) {
|
|
|
|
pcie1->pme_msg_det = 0xffffffff;
|
2006-08-22 17:06:18 +00:00
|
|
|
debug(" with errors. Clearing. Now 0x%08x",
|
|
|
|
pcie1->pme_msg_det);
|
2006-06-27 10:11:54 +00:00
|
|
|
}
|
2006-08-22 17:06:18 +00:00
|
|
|
debug("\n");
|
|
|
|
} else {
|
2006-06-27 10:11:54 +00:00
|
|
|
printf("PCI-EXPRESS 1 disabled!\n");
|
|
|
|
return;
|
|
|
|
}
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-08-22 17:06:18 +00:00
|
|
|
/*
|
|
|
|
* Set first_bus=0 only skipped B0:D0:F0 which is
|
2006-06-27 10:11:54 +00:00
|
|
|
* a reserved device in M1575, but make it easy for
|
|
|
|
* most of the scan process.
|
|
|
|
*/
|
|
|
|
hose->first_busno = 0x00;
|
|
|
|
hose->last_busno = 0xfe;
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-08-22 17:06:18 +00:00
|
|
|
pcie_setup_indirect(hose, (CFG_IMMR + 0x8000), (CFG_IMMR + 0x8004));
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-08-22 17:06:18 +00:00
|
|
|
pci_hose_read_config_word(hose,
|
|
|
|
PCI_BDF(0, 0, 0), PCI_COMMAND, &temp16);
|
2006-06-27 10:11:54 +00:00
|
|
|
temp16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER |
|
2006-08-22 17:06:18 +00:00
|
|
|
PCI_COMMAND_MEMORY | PCI_COMMAND_IO;
|
|
|
|
pci_hose_write_config_word(hose,
|
|
|
|
PCI_BDF(0, 0, 0), PCI_COMMAND, temp16);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-08-22 17:06:18 +00:00
|
|
|
pci_hose_write_config_word(hose, PCI_BDF(0, 0, 0), PCI_STATUS, 0xffff);
|
|
|
|
pci_hose_write_config_byte(hose,
|
|
|
|
PCI_BDF(0, 0, 0), PCI_LATENCY_TIMER, 0x80);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-08-22 17:06:18 +00:00
|
|
|
pci_hose_read_config_dword(hose, PCI_BDF(0, 0, 0), PCI_PRIMARY_BUS,
|
|
|
|
&temp32);
|
2006-06-27 10:11:54 +00:00
|
|
|
temp32 = (temp32 & 0xff000000) | (0xff) | (0x0 << 8) | (0xfe << 16);
|
2006-08-22 17:06:18 +00:00
|
|
|
pci_hose_write_config_dword(hose, PCI_BDF(0, 0, 0), PCI_PRIMARY_BUS,
|
|
|
|
temp32);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-06-27 10:11:54 +00:00
|
|
|
pcie1->powar1 = 0;
|
|
|
|
pcie1->powar2 = 0;
|
|
|
|
pcie1->piwar1 = 0;
|
|
|
|
pcie1->piwar1 = 0;
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-08-22 17:06:18 +00:00
|
|
|
pcie1->powbar1 = (CFG_PCI1_MEM_BASE >> 12) & 0x000fffff;
|
|
|
|
pcie1->powar1 = 0x8004401c; /* 512M MEM space */
|
|
|
|
pcie1->potar1 = (CFG_PCI1_MEM_BASE >> 12) & 0x000fffff;
|
|
|
|
pcie1->potear1 = 0x00000000;
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-08-22 17:06:18 +00:00
|
|
|
pcie1->powbar2 = (CFG_PCI1_IO_BASE >> 12) & 0x000fffff;
|
|
|
|
pcie1->powar2 = 0x80088017; /* 16M IO space */
|
|
|
|
pcie1->potar2 = 0x00000000;
|
|
|
|
pcie1->potear2 = 0x00000000;
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-06-27 10:11:54 +00:00
|
|
|
pcie1->pitar1 = 0x00000000;
|
|
|
|
pcie1->piwbar1 = 0x00000000;
|
|
|
|
/* Enable, Prefetch, Local Mem, * Snoop R/W, 2G */
|
|
|
|
pcie1->piwar1 = 0xa0f5501e;
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-06-27 10:11:54 +00:00
|
|
|
pci_set_region(hose->regions + 0,
|
|
|
|
CFG_PCI_MEMORY_BUS,
|
|
|
|
CFG_PCI_MEMORY_PHYS,
|
|
|
|
CFG_PCI_MEMORY_SIZE,
|
|
|
|
PCI_REGION_MEM | PCI_REGION_MEMORY);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-06-27 10:11:54 +00:00
|
|
|
pci_set_region(hose->regions + 1,
|
|
|
|
CFG_PCI1_MEM_BASE,
|
|
|
|
CFG_PCI1_MEM_PHYS,
|
|
|
|
CFG_PCI1_MEM_SIZE,
|
|
|
|
PCI_REGION_MEM);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-06-27 10:11:54 +00:00
|
|
|
pci_set_region(hose->regions + 2,
|
|
|
|
CFG_PCI1_IO_BASE,
|
|
|
|
CFG_PCI1_IO_PHYS,
|
|
|
|
CFG_PCI1_IO_SIZE,
|
|
|
|
PCI_REGION_IO);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-06-27 10:11:54 +00:00
|
|
|
hose->region_count = 3;
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-06-27 10:11:54 +00:00
|
|
|
pci_register_hose(hose);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-04-27 15:15:16 +00:00
|
|
|
hose->last_busno = pci_hose_scan(hose);
|
2006-08-22 17:06:18 +00:00
|
|
|
debug("pcie_mpc86xx_init: last_busno %x\n", hose->last_busno);
|
|
|
|
debug("pcie_mpc86xx init: current_busno %x\n ", hose->current_busno);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-06-27 10:11:54 +00:00
|
|
|
printf("....PCIE1 scan & enumeration done\n");
|
2006-04-26 22:58:56 +00:00
|
|
|
}
|
2006-08-22 17:06:18 +00:00
|
|
|
#endif /* CONFIG_PCI */
|