2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2013-08-16 07:16:13 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2013 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-11-14 19:57:39 +00:00
|
|
|
#include <cpu_func.h>
|
2019-12-28 17:45:07 +00:00
|
|
|
#include <hang.h>
|
2013-08-16 07:16:13 +00:00
|
|
|
#include <spi_flash.h>
|
|
|
|
#include <malloc.h>
|
|
|
|
|
|
|
|
#define ESPI_BOOT_IMAGE_SIZE 0x48
|
|
|
|
#define ESPI_BOOT_IMAGE_ADDR 0x50
|
|
|
|
#define CONFIG_CFG_DATA_SECTOR 0
|
|
|
|
|
2016-09-25 00:20:10 +00:00
|
|
|
void fsl_spi_spl_load_image(uint32_t offs, unsigned int size, void *vdst)
|
2014-04-08 13:43:22 +00:00
|
|
|
{
|
|
|
|
struct spi_flash *flash;
|
|
|
|
|
|
|
|
flash = spi_flash_probe(CONFIG_ENV_SPI_BUS, CONFIG_ENV_SPI_CS,
|
|
|
|
CONFIG_ENV_SPI_MAX_HZ, CONFIG_ENV_SPI_MODE);
|
|
|
|
if (flash == NULL) {
|
|
|
|
puts("\nspi_flash_probe failed");
|
|
|
|
hang();
|
|
|
|
}
|
|
|
|
|
|
|
|
spi_flash_read(flash, offs, size, vdst);
|
|
|
|
}
|
|
|
|
|
2013-08-16 07:16:13 +00:00
|
|
|
/*
|
|
|
|
* The main entry for SPI booting. It's necessary that SDRAM is already
|
|
|
|
* configured and available since this code loads the main U-Boot image
|
|
|
|
* from SPI into SDRAM and starts it from there.
|
|
|
|
*/
|
2016-09-25 00:20:10 +00:00
|
|
|
void fsl_spi_boot(void)
|
2013-08-16 07:16:13 +00:00
|
|
|
{
|
|
|
|
void (*uboot)(void) __noreturn;
|
2014-04-08 13:43:11 +00:00
|
|
|
u32 offset, code_len, copy_len = 0;
|
|
|
|
#ifndef CONFIG_FSL_CORENET
|
2013-08-16 07:16:13 +00:00
|
|
|
unsigned char *buf = NULL;
|
2014-04-08 13:43:11 +00:00
|
|
|
#endif
|
2013-08-16 07:16:13 +00:00
|
|
|
struct spi_flash *flash;
|
|
|
|
|
|
|
|
flash = spi_flash_probe(CONFIG_ENV_SPI_BUS, CONFIG_ENV_SPI_CS,
|
|
|
|
CONFIG_ENV_SPI_MAX_HZ, CONFIG_ENV_SPI_MODE);
|
|
|
|
if (flash == NULL) {
|
|
|
|
puts("\nspi_flash_probe failed");
|
|
|
|
hang();
|
|
|
|
}
|
|
|
|
|
2013-11-28 04:38:12 +00:00
|
|
|
#ifdef CONFIG_FSL_CORENET
|
|
|
|
offset = CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS;
|
|
|
|
code_len = CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE;
|
|
|
|
#else
|
2013-08-16 07:16:13 +00:00
|
|
|
/*
|
|
|
|
* Load U-Boot image from SPI flash into RAM
|
|
|
|
*/
|
|
|
|
buf = malloc(flash->page_size);
|
|
|
|
if (buf == NULL) {
|
|
|
|
puts("\nmalloc failed");
|
|
|
|
hang();
|
|
|
|
}
|
|
|
|
memset(buf, 0, flash->page_size);
|
|
|
|
|
|
|
|
spi_flash_read(flash, CONFIG_CFG_DATA_SECTOR,
|
|
|
|
flash->page_size, (void *)buf);
|
|
|
|
offset = *(u32 *)(buf + ESPI_BOOT_IMAGE_ADDR);
|
|
|
|
/* Skip spl code */
|
|
|
|
offset += CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS;
|
|
|
|
/* Get the code size from offset 0x48 */
|
|
|
|
code_len = *(u32 *)(buf + ESPI_BOOT_IMAGE_SIZE);
|
|
|
|
/* Skip spl code */
|
|
|
|
code_len = code_len - CONFIG_SPL_MAX_SIZE;
|
2013-11-28 04:38:12 +00:00
|
|
|
#endif
|
2013-08-16 07:16:13 +00:00
|
|
|
/* copy code to DDR */
|
2014-04-08 13:43:11 +00:00
|
|
|
printf("Loading second stage boot loader ");
|
|
|
|
while (copy_len <= code_len) {
|
|
|
|
spi_flash_read(flash, offset + copy_len, 0x2000,
|
|
|
|
(void *)(CONFIG_SYS_SPI_FLASH_U_BOOT_DST
|
|
|
|
+ copy_len));
|
|
|
|
copy_len = copy_len + 0x2000;
|
|
|
|
putc('.');
|
|
|
|
}
|
|
|
|
|
2013-08-16 07:16:13 +00:00
|
|
|
/*
|
|
|
|
* Jump to U-Boot image
|
|
|
|
*/
|
|
|
|
flush_cache(CONFIG_SYS_SPI_FLASH_U_BOOT_DST, code_len);
|
|
|
|
uboot = (void *)CONFIG_SYS_SPI_FLASH_U_BOOT_START;
|
|
|
|
(*uboot)();
|
|
|
|
}
|