2018-11-02 10:54:52 +00:00
|
|
|
// SPDX-License-Identifier: (GPL-2.0+ OR X11)
|
|
|
|
/*
|
|
|
|
* U-Boot additions
|
|
|
|
*
|
|
|
|
* Copyright (C) 2015 Marek Vasut <marex@denx.de>
|
|
|
|
* Copyright (c) 2018 Simon Goldschmidt
|
|
|
|
*/
|
|
|
|
|
2019-03-01 19:12:29 +00:00
|
|
|
#include "socfpga-common-u-boot.dtsi"
|
|
|
|
|
2018-11-02 10:54:52 +00:00
|
|
|
/{
|
|
|
|
aliases {
|
|
|
|
spi0 = "/soc/spi@ff705000";
|
2021-09-14 03:25:34 +00:00
|
|
|
udc0 = &usb1;
|
2018-11-02 10:54:52 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&mmc {
|
2019-06-26 22:19:32 +00:00
|
|
|
status = "disabled";
|
2018-11-02 10:54:52 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&qspi {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-all;
|
2018-11-02 10:54:52 +00:00
|
|
|
|
|
|
|
n25q128@0 {
|
2019-02-10 10:16:20 +00:00
|
|
|
compatible = "n25q128", "jedec,spi-nor";
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-all;
|
2018-11-02 10:54:52 +00:00
|
|
|
};
|
|
|
|
n25q00@1 {
|
2019-02-10 10:16:20 +00:00
|
|
|
compatible = "n25q00", "jedec,spi-nor";
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-all;
|
2018-11-02 10:54:52 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&uart0 {
|
|
|
|
clock-frequency = <100000000>;
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-all;
|
2018-11-02 10:54:52 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&uart1 {
|
|
|
|
clock-frequency = <100000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&porta {
|
|
|
|
bank-name = "porta";
|
|
|
|
};
|
|
|
|
|
|
|
|
&portb {
|
|
|
|
bank-name = "portb";
|
|
|
|
};
|
|
|
|
|
|
|
|
&portc {
|
|
|
|
bank-name = "portc";
|
|
|
|
};
|
2019-06-26 23:19:23 +00:00
|
|
|
|
|
|
|
&watchdog0 {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-all;
|
2019-06-26 23:19:23 +00:00
|
|
|
};
|