2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2016-07-05 08:01:56 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2016 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
#include <common.h>
|
|
|
|
#include <phy.h>
|
|
|
|
#include <fm_eth.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/fsl_serdes.h>
|
|
|
|
|
|
|
|
#define FSL_CHASSIS2_RCWSR13_EC1 0xe0000000 /* bits 416..418 */
|
|
|
|
#define FSL_CHASSIS2_RCWSR13_EC1_DTSEC3_RGMII 0x00000000
|
|
|
|
#define FSL_CHASSIS2_RCWSR13_EC1_GPIO 0x20000000
|
|
|
|
#define FSL_CHASSIS2_RCWSR13_EC1_FTM 0xa0000000
|
|
|
|
#define FSL_CHASSIS2_RCWSR13_EC2 0x1c000000 /* bits 419..421 */
|
|
|
|
#define FSL_CHASSIS2_RCWSR13_EC2_DTSEC4_RGMII 0x00000000
|
|
|
|
#define FSL_CHASSIS2_RCWSR13_EC2_GPIO 0x04000000
|
|
|
|
#define FSL_CHASSIS2_RCWSR13_EC2_1588 0x08000000
|
|
|
|
#define FSL_CHASSIS2_RCWSR13_EC2_FTM 0x14000000
|
|
|
|
|
|
|
|
u32 port_to_devdisr[] = {
|
|
|
|
[FM1_DTSEC1] = FSL_CHASSIS2_DEVDISR2_DTSEC1_1,
|
|
|
|
[FM1_DTSEC2] = FSL_CHASSIS2_DEVDISR2_DTSEC1_2,
|
|
|
|
[FM1_DTSEC3] = FSL_CHASSIS2_DEVDISR2_DTSEC1_3,
|
|
|
|
[FM1_DTSEC4] = FSL_CHASSIS2_DEVDISR2_DTSEC1_4,
|
|
|
|
[FM1_DTSEC5] = FSL_CHASSIS2_DEVDISR2_DTSEC1_5,
|
|
|
|
[FM1_DTSEC6] = FSL_CHASSIS2_DEVDISR2_DTSEC1_6,
|
|
|
|
[FM1_DTSEC9] = FSL_CHASSIS2_DEVDISR2_DTSEC1_9,
|
|
|
|
[FM1_DTSEC10] = FSL_CHASSIS2_DEVDISR2_DTSEC1_10,
|
|
|
|
[FM1_10GEC1] = FSL_CHASSIS2_DEVDISR2_10GEC1_1,
|
|
|
|
[FM1_10GEC2] = FSL_CHASSIS2_DEVDISR2_10GEC1_2,
|
|
|
|
[FM1_10GEC3] = FSL_CHASSIS2_DEVDISR2_10GEC1_3,
|
|
|
|
[FM1_10GEC4] = FSL_CHASSIS2_DEVDISR2_10GEC1_4,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int is_device_disabled(enum fm_port port)
|
|
|
|
{
|
|
|
|
struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
|
|
|
|
u32 devdisr2 = in_be32(&gur->devdisr2);
|
|
|
|
|
|
|
|
return port_to_devdisr[port] & devdisr2;
|
|
|
|
}
|
|
|
|
|
|
|
|
void fman_disable_port(enum fm_port port)
|
|
|
|
{
|
|
|
|
struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
|
|
|
|
|
|
|
|
setbits_be32(&gur->devdisr2, port_to_devdisr[port]);
|
|
|
|
}
|
|
|
|
|
|
|
|
phy_interface_t fman_port_enet_if(enum fm_port port)
|
|
|
|
{
|
|
|
|
struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
|
|
|
|
u32 rcwsr13 = in_be32(&gur->rcwsr[13]);
|
|
|
|
|
|
|
|
if (is_device_disabled(port))
|
2022-04-06 22:33:03 +00:00
|
|
|
return PHY_INTERFACE_MODE_NA;
|
2016-07-05 08:01:56 +00:00
|
|
|
|
|
|
|
if ((port == FM1_10GEC1) && (is_serdes_configured(XFI_FM1_MAC9)))
|
|
|
|
return PHY_INTERFACE_MODE_XGMII;
|
|
|
|
|
|
|
|
if ((port == FM1_DTSEC9) && (is_serdes_configured(XFI_FM1_MAC9)))
|
2022-04-06 22:33:03 +00:00
|
|
|
return PHY_INTERFACE_MODE_NA;
|
2016-07-05 08:01:56 +00:00
|
|
|
|
|
|
|
if ((port == FM1_10GEC2) && (is_serdes_configured(XFI_FM1_MAC10)))
|
|
|
|
return PHY_INTERFACE_MODE_XGMII;
|
|
|
|
|
|
|
|
if ((port == FM1_DTSEC10) && (is_serdes_configured(XFI_FM1_MAC10)))
|
2022-04-06 22:33:03 +00:00
|
|
|
return PHY_INTERFACE_MODE_NA;
|
2016-07-05 08:01:56 +00:00
|
|
|
|
|
|
|
if (port == FM1_DTSEC3)
|
|
|
|
if ((rcwsr13 & FSL_CHASSIS2_RCWSR13_EC1) ==
|
|
|
|
FSL_CHASSIS2_RCWSR13_EC1_DTSEC3_RGMII)
|
2020-03-12 12:53:46 +00:00
|
|
|
return PHY_INTERFACE_MODE_RGMII_ID;
|
2016-07-05 08:01:56 +00:00
|
|
|
|
|
|
|
if (port == FM1_DTSEC4)
|
|
|
|
if ((rcwsr13 & FSL_CHASSIS2_RCWSR13_EC2) ==
|
|
|
|
FSL_CHASSIS2_RCWSR13_EC2_DTSEC4_RGMII)
|
2020-03-12 12:53:46 +00:00
|
|
|
return PHY_INTERFACE_MODE_RGMII_ID;
|
2016-07-05 08:01:56 +00:00
|
|
|
|
|
|
|
/* handle SGMII, only MAC 2/5/6/9/10 available */
|
|
|
|
switch (port) {
|
|
|
|
case FM1_DTSEC2:
|
|
|
|
case FM1_DTSEC5:
|
|
|
|
case FM1_DTSEC6:
|
|
|
|
case FM1_DTSEC9:
|
|
|
|
case FM1_DTSEC10:
|
|
|
|
if (is_serdes_configured(SGMII_FM1_DTSEC2 + port - FM1_DTSEC2))
|
|
|
|
return PHY_INTERFACE_MODE_SGMII;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* handle 2.5G SGMII, only MAC 5/9/10 available */
|
|
|
|
switch (port) {
|
|
|
|
case FM1_DTSEC5:
|
|
|
|
case FM1_DTSEC9:
|
|
|
|
case FM1_DTSEC10:
|
|
|
|
if (is_serdes_configured(SGMII_2500_FM1_DTSEC5 +
|
|
|
|
port - FM1_DTSEC5))
|
net: freescale: replace usage of phy-mode = "sgmii-2500" with "2500base-x"
After the discussion here:
https://lore.kernel.org/netdev/20210603143453.if7hgifupx5k433b@pali/
which resulted in this patch:
https://patchwork.kernel.org/project/netdevbpf/patch/20210704134325.24842-1-pali@kernel.org/
and many other discussions before it, notably:
https://patchwork.kernel.org/project/linux-arm-kernel/patch/1512016235-15909-1-git-send-email-Bhaskar.Upadhaya@nxp.com/
it became apparent that nobody really knows what "SGMII 2500" is.
Certainly, Freescale/NXP hardware engineers name this protocol
"SGMII 2500" in the reference manuals, but the PCS devices do not
support any "SGMII" specific features when operating at the speed of
2500 Mbps, no in-band autoneg and no speed change via symbol replication
. So that leaves a fixed speed of 2500 Mbps using a coding of 8b/10b
with a SERDES lane frequency of 3.125 GHz. In fact, "SGMII 2500 without
in-band autoneg and at a fixed speed" is indistinguishable from
"2500base-x without in-band autoneg", which is precisely what these NXP
devices support.
So it just appears that "SGMII 2500" is an unclear name with no clear
definition that stuck.
As such, in the Linux kernel, the drivers which use this SERDES protocol
use the 2500base-x phy-mode.
This patch converts U-Boot to use 2500base-x too, or at least, as much
as it can.
Note that I would have really liked to delete PHY_INTERFACE_MODE_SGMII_2500
completely, but the mvpp2 driver seems to even distinguish between SGMII
2500 and 2500base-X. Namely, it enables in-band autoneg for one but not
the other, and forces flow control for one but not the other. This goes
back to the idea that maybe 2500base-X is a fiber protocol and SGMII-2500
is an MII protocol (connects a MAC to a PHY such as Aquantia), but the
two are practically indistinguishable through everything except use case.
NXP devices can support both use cases through an identical configuration,
for example RX flow control can be unconditionally enabled in order to
support rate adaptation performed by an Aquantia PHY. At least I can
find no indication in online documents published by Cisco which would
point towards "SGMII-2500" being an actual standard with an actual
definition, so I cannot say "yes, NXP devices support it".
Signed-off-by: Vladimir Oltean <vladimir.oltean@nxp.com>
Reviewed-by: Ramon Fried <rfried.dev@gmail.com>
2021-09-18 12:32:35 +00:00
|
|
|
return PHY_INTERFACE_MODE_2500BASEX;
|
2016-07-05 08:01:56 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* handle QSGMII, only MAC 1/5/6/10 available */
|
|
|
|
switch (port) {
|
|
|
|
case FM1_DTSEC1:
|
|
|
|
case FM1_DTSEC5:
|
|
|
|
case FM1_DTSEC6:
|
|
|
|
case FM1_DTSEC10:
|
|
|
|
if (is_serdes_configured(QSGMII_FM1_A))
|
|
|
|
return PHY_INTERFACE_MODE_QSGMII;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2022-04-06 22:33:03 +00:00
|
|
|
return PHY_INTERFACE_MODE_NA;
|
2016-07-05 08:01:56 +00:00
|
|
|
}
|