2003-10-15 23:53:47 +00:00
|
|
|
/*
|
2011-01-19 07:16:27 +00:00
|
|
|
* Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
|
2003-10-15 23:53:47 +00:00
|
|
|
* (C) Copyright 2002, 2003 Motorola Inc.
|
|
|
|
* Xianghua Xiao (X.Xiao@motorola.com)
|
|
|
|
*
|
|
|
|
* (C) Copyright 2000
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
2008-08-31 21:33:26 +00:00
|
|
|
#include <config.h>
|
2003-10-15 23:53:47 +00:00
|
|
|
#include <common.h>
|
|
|
|
#include <watchdog.h>
|
|
|
|
#include <command.h>
|
2008-10-30 21:51:33 +00:00
|
|
|
#include <fsl_esdhc.h>
|
2003-10-15 23:53:47 +00:00
|
|
|
#include <asm/cache.h>
|
2008-06-06 13:42:40 +00:00
|
|
|
#include <asm/io.h>
|
2010-06-17 16:37:25 +00:00
|
|
|
#include <asm/mmu.h>
|
|
|
|
#include <asm/fsl_law.h>
|
2010-12-17 23:17:56 +00:00
|
|
|
#include <asm/fsl_lbc.h>
|
2010-09-28 22:20:33 +00:00
|
|
|
#include <post.h>
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/fsl_ddr_sdram.h>
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-02-08 22:44:53 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
int checkcpu (void)
|
|
|
|
{
|
2004-06-09 00:34:46 +00:00
|
|
|
sys_info_t sysinfo;
|
|
|
|
uint pvr, svr;
|
2005-07-25 19:05:07 +00:00
|
|
|
uint fam;
|
2004-06-09 00:34:46 +00:00
|
|
|
uint ver;
|
|
|
|
uint major, minor;
|
2008-06-10 21:53:46 +00:00
|
|
|
struct cpu_type *cpu;
|
2008-10-19 00:35:49 +00:00
|
|
|
char buf1[32], buf2[32];
|
2010-04-13 16:07:57 +00:00
|
|
|
#if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
2010-04-13 16:07:57 +00:00
|
|
|
#endif /* CONFIG_FSL_CORENET */
|
2010-02-10 09:32:43 +00:00
|
|
|
#ifdef CONFIG_DDR_CLK_FREQ
|
2008-09-27 06:40:57 +00:00
|
|
|
u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
|
|
|
|
>> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
|
2009-03-19 07:46:19 +00:00
|
|
|
#else
|
|
|
|
#ifdef CONFIG_FSL_CORENET
|
2010-02-10 09:32:43 +00:00
|
|
|
u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
|
|
|
|
>> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
|
2008-05-29 06:21:24 +00:00
|
|
|
#else
|
|
|
|
u32 ddr_ratio = 0;
|
2010-02-10 09:32:43 +00:00
|
|
|
#endif /* CONFIG_FSL_CORENET */
|
2009-03-19 07:46:19 +00:00
|
|
|
#endif /* CONFIG_DDR_CLK_FREQ */
|
2009-01-15 16:58:35 +00:00
|
|
|
int i;
|
2004-06-09 00:34:46 +00:00
|
|
|
|
|
|
|
svr = get_svr();
|
|
|
|
major = SVR_MAJ(svr);
|
2008-08-12 16:14:19 +00:00
|
|
|
#ifdef CONFIG_MPC8536
|
|
|
|
major &= 0x7; /* the msb of this nibble is a mfg code */
|
|
|
|
#endif
|
2004-06-09 00:34:46 +00:00
|
|
|
minor = SVR_MIN(svr);
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2009-07-31 06:38:14 +00:00
|
|
|
if (cpu_numcores() > 1) {
|
2009-09-03 14:12:40 +00:00
|
|
|
#ifndef CONFIG_MP
|
|
|
|
puts("Unicore software on multiprocessor system!!\n"
|
|
|
|
"To enable mutlticore build define CONFIG_MP\n");
|
|
|
|
#endif
|
2010-08-09 23:39:57 +00:00
|
|
|
volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
|
2009-07-31 06:38:14 +00:00
|
|
|
printf("CPU%d: ", pic->whoami);
|
|
|
|
} else {
|
|
|
|
puts("CPU: ");
|
|
|
|
}
|
2008-02-06 07:19:40 +00:00
|
|
|
|
2009-07-31 06:38:14 +00:00
|
|
|
cpu = gd->cpu;
|
2008-02-06 07:19:40 +00:00
|
|
|
|
2009-09-02 08:05:21 +00:00
|
|
|
puts(cpu->name);
|
|
|
|
if (IS_E_PROCESSOR(svr))
|
|
|
|
puts("E");
|
2008-02-06 07:19:40 +00:00
|
|
|
|
2004-06-09 00:34:46 +00:00
|
|
|
printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
|
|
|
|
|
2005-03-15 22:56:53 +00:00
|
|
|
pvr = get_pvr();
|
2005-07-25 19:05:07 +00:00
|
|
|
fam = PVR_FAM(pvr);
|
2005-03-15 22:56:53 +00:00
|
|
|
ver = PVR_VER(pvr);
|
|
|
|
major = PVR_MAJ(pvr);
|
|
|
|
minor = PVR_MIN(pvr);
|
|
|
|
|
|
|
|
printf("Core: ");
|
2009-10-21 18:23:54 +00:00
|
|
|
if (PVR_FAM(PVR_85xx)) {
|
|
|
|
switch(PVR_MEM(pvr)) {
|
|
|
|
case 0x1:
|
|
|
|
case 0x2:
|
|
|
|
puts("E500");
|
|
|
|
break;
|
|
|
|
case 0x3:
|
|
|
|
puts("E500MC");
|
|
|
|
break;
|
|
|
|
case 0x4:
|
|
|
|
puts("E5500");
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
puts("Unknown");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
puts("Unknown");
|
2005-03-15 22:56:53 +00:00
|
|
|
}
|
2008-10-23 06:47:38 +00:00
|
|
|
|
2005-03-15 22:56:53 +00:00
|
|
|
printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
|
|
|
|
|
2004-06-09 00:34:46 +00:00
|
|
|
get_sys_info(&sysinfo);
|
|
|
|
|
2009-02-04 15:35:57 +00:00
|
|
|
puts("Clock Configuration:");
|
2009-07-31 06:38:14 +00:00
|
|
|
for (i = 0; i < cpu_numcores(); i++) {
|
2009-02-18 23:41:08 +00:00
|
|
|
if (!(i & 3))
|
|
|
|
printf ("\n ");
|
2009-01-15 16:58:35 +00:00
|
|
|
printf("CPU%d:%-4s MHz, ",
|
|
|
|
i,strmhz(buf1, sysinfo.freqProcessor[i]));
|
2009-02-04 15:35:57 +00:00
|
|
|
}
|
|
|
|
printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
|
2008-05-29 06:21:24 +00:00
|
|
|
|
2009-03-19 07:46:19 +00:00
|
|
|
#ifdef CONFIG_FSL_CORENET
|
|
|
|
if (ddr_sync == 1) {
|
|
|
|
printf(" DDR:%-4s MHz (%s MT/s data rate) "
|
|
|
|
"(Synchronous), ",
|
|
|
|
strmhz(buf1, sysinfo.freqDDRBus/2),
|
|
|
|
strmhz(buf2, sysinfo.freqDDRBus));
|
|
|
|
} else {
|
|
|
|
printf(" DDR:%-4s MHz (%s MT/s data rate) "
|
|
|
|
"(Asynchronous), ",
|
|
|
|
strmhz(buf1, sysinfo.freqDDRBus/2),
|
|
|
|
strmhz(buf2, sysinfo.freqDDRBus));
|
|
|
|
}
|
|
|
|
#else
|
2007-12-07 10:59:26 +00:00
|
|
|
switch (ddr_ratio) {
|
|
|
|
case 0x0:
|
2008-10-19 00:35:49 +00:00
|
|
|
printf(" DDR:%-4s MHz (%s MT/s data rate), ",
|
|
|
|
strmhz(buf1, sysinfo.freqDDRBus/2),
|
|
|
|
strmhz(buf2, sysinfo.freqDDRBus));
|
2007-12-07 10:59:26 +00:00
|
|
|
break;
|
|
|
|
case 0x7:
|
2009-03-19 07:46:19 +00:00
|
|
|
printf(" DDR:%-4s MHz (%s MT/s data rate) "
|
|
|
|
"(Synchronous), ",
|
2008-10-19 00:35:49 +00:00
|
|
|
strmhz(buf1, sysinfo.freqDDRBus/2),
|
|
|
|
strmhz(buf2, sysinfo.freqDDRBus));
|
2007-12-07 10:59:26 +00:00
|
|
|
break;
|
|
|
|
default:
|
2009-03-19 07:46:19 +00:00
|
|
|
printf(" DDR:%-4s MHz (%s MT/s data rate) "
|
|
|
|
"(Asynchronous), ",
|
2008-10-19 00:35:49 +00:00
|
|
|
strmhz(buf1, sysinfo.freqDDRBus/2),
|
|
|
|
strmhz(buf2, sysinfo.freqDDRBus));
|
2007-12-07 10:59:26 +00:00
|
|
|
break;
|
|
|
|
}
|
2009-03-19 07:46:19 +00:00
|
|
|
#endif
|
2004-06-09 00:34:46 +00:00
|
|
|
|
2011-01-19 07:16:27 +00:00
|
|
|
#if defined(CONFIG_FSL_LBC)
|
2009-03-19 07:46:19 +00:00
|
|
|
if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
|
mpc8[56]xx: Put localbus clock in sysinfo and gd
Currently MPC85xx and MPC86xx boards just calculate the localbus frequency
and print it out, but don't save it.
This changes where its calculated and stored to be more consistent with the
CPU, CCB, TB, and DDR frequencies and the MPC83xx localbus clock.
The localbus frequency is added to sysinfo and calculated when sysinfo is
set up, in cpu/mpc8[56]xx/speed.c, the same as the other frequencies are.
get_clocks() copies the frequency into the global data, as the other
frequencies are, into a new field that is only enabled for MPC85xx and
MPC86xx.
checkcpu() in cpu/mpc8[56]xx/cpu.c will print out the local bus frequency
from sysinfo, like the other frequencies, instead of calculating it on the
spot.
Signed-off-by: Trent Piepho <tpiepho@freescale.com>
Acked-by: Kumar Gala <galak@kernel.crashing.org>
Acked-by: Jon Loeliger <jdl@freescale.com>
2008-12-03 23:16:37 +00:00
|
|
|
printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
|
2009-03-19 07:46:19 +00:00
|
|
|
} else {
|
mpc8[56]xx: Put localbus clock in sysinfo and gd
Currently MPC85xx and MPC86xx boards just calculate the localbus frequency
and print it out, but don't save it.
This changes where its calculated and stored to be more consistent with the
CPU, CCB, TB, and DDR frequencies and the MPC83xx localbus clock.
The localbus frequency is added to sysinfo and calculated when sysinfo is
set up, in cpu/mpc8[56]xx/speed.c, the same as the other frequencies are.
get_clocks() copies the frequency into the global data, as the other
frequencies are, into a new field that is only enabled for MPC85xx and
MPC86xx.
checkcpu() in cpu/mpc8[56]xx/cpu.c will print out the local bus frequency
from sysinfo, like the other frequencies, instead of calculating it on the
spot.
Signed-off-by: Trent Piepho <tpiepho@freescale.com>
Acked-by: Kumar Gala <galak@kernel.crashing.org>
Acked-by: Jon Loeliger <jdl@freescale.com>
2008-12-03 23:16:37 +00:00
|
|
|
printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
|
|
|
|
sysinfo.freqLocalBus);
|
2009-03-19 07:46:19 +00:00
|
|
|
}
|
2011-01-19 07:16:27 +00:00
|
|
|
#endif
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-02-06 07:19:40 +00:00
|
|
|
#ifdef CONFIG_CPM2
|
2008-10-19 00:35:49 +00:00
|
|
|
printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
|
2008-02-06 07:19:40 +00:00
|
|
|
#endif
|
2004-06-09 00:34:46 +00:00
|
|
|
|
2009-05-20 16:30:29 +00:00
|
|
|
#ifdef CONFIG_QE
|
|
|
|
printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
|
|
|
|
#endif
|
|
|
|
|
2009-03-19 07:46:19 +00:00
|
|
|
#ifdef CONFIG_SYS_DPAA_FMAN
|
|
|
|
for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
|
2010-06-17 05:08:29 +00:00
|
|
|
printf(" FMAN%d: %s MHz\n", i + 1,
|
2009-03-19 07:46:19 +00:00
|
|
|
strmhz(buf1, sysinfo.freqFMan[i]));
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_DPAA_PME
|
|
|
|
printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME));
|
|
|
|
#endif
|
|
|
|
|
2005-03-15 22:56:53 +00:00
|
|
|
puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
|
2003-10-15 23:53:47 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* ------------------------------------------------------------------------- */
|
|
|
|
|
2010-10-20 07:41:17 +00:00
|
|
|
int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
|
2003-10-15 23:53:47 +00:00
|
|
|
{
|
2009-09-08 18:46:46 +00:00
|
|
|
/* Everything after the first generation of PQ3 parts has RSTCR */
|
|
|
|
#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
|
|
|
|
defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
|
2008-05-08 12:17:08 +00:00
|
|
|
unsigned long val, msr;
|
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
/*
|
|
|
|
* Initiate hard reset in debug control register DBCR0
|
2009-09-08 18:46:46 +00:00
|
|
|
* Make sure MSR[DE] = 1. This only resets the core.
|
2003-10-15 23:53:47 +00:00
|
|
|
*/
|
2008-05-08 12:17:08 +00:00
|
|
|
msr = mfmsr ();
|
|
|
|
msr |= MSR_DE;
|
|
|
|
mtmsr (msr);
|
|
|
|
|
|
|
|
val = mfspr(DBCR0);
|
|
|
|
val |= 0x70000000;
|
|
|
|
mtspr(DBCR0,val);
|
2009-09-08 18:46:46 +00:00
|
|
|
#else
|
|
|
|
volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
|
|
|
out_be32(&gur->rstcr, 0x2); /* HRESET_REQ */
|
|
|
|
udelay(100);
|
|
|
|
#endif
|
2007-09-24 17:32:13 +00:00
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Get timebase clock frequency
|
|
|
|
*/
|
|
|
|
unsigned long get_tbclk (void)
|
|
|
|
{
|
2009-09-17 06:52:37 +00:00
|
|
|
#ifdef CONFIG_FSL_CORENET
|
|
|
|
return (gd->bus_clk + 8) / 16;
|
|
|
|
#else
|
2008-02-08 22:44:53 +00:00
|
|
|
return (gd->bus_clk + 4UL)/8UL;
|
2009-09-17 06:52:37 +00:00
|
|
|
#endif
|
2003-10-15 23:53:47 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#if defined(CONFIG_WATCHDOG)
|
|
|
|
void
|
|
|
|
watchdog_reset(void)
|
|
|
|
{
|
|
|
|
int re_enable = disable_interrupts();
|
|
|
|
reset_85xx_watchdog();
|
|
|
|
if (re_enable) enable_interrupts();
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
reset_85xx_watchdog(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Clear TSR(WIS) bit by writing 1
|
|
|
|
*/
|
|
|
|
unsigned long val;
|
2007-04-23 06:44:44 +00:00
|
|
|
val = mfspr(SPRN_TSR);
|
|
|
|
val |= TSR_WIS;
|
|
|
|
mtspr(SPRN_TSR, val);
|
2003-10-15 23:53:47 +00:00
|
|
|
}
|
|
|
|
#endif /* CONFIG_WATCHDOG */
|
|
|
|
|
2008-10-30 21:51:33 +00:00
|
|
|
/*
|
|
|
|
* Initializes on-chip MMC controllers.
|
|
|
|
* to override, implement board_mmc_init()
|
|
|
|
*/
|
|
|
|
int cpu_mmc_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_FSL_ESDHC
|
|
|
|
return fsl_esdhc_mmc_init(bis);
|
|
|
|
#else
|
|
|
|
return 0;
|
|
|
|
#endif
|
|
|
|
}
|
2010-06-17 16:37:25 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Print out the state of various machine registers.
|
|
|
|
* Currently prints out LAWs, BR0/OR0, and TLBs
|
|
|
|
*/
|
|
|
|
void mpc85xx_reginfo(void)
|
|
|
|
{
|
|
|
|
print_tlbcam();
|
|
|
|
print_laws();
|
2011-01-19 07:16:27 +00:00
|
|
|
#if defined(CONFIG_FSL_LBC)
|
2010-06-17 16:37:25 +00:00
|
|
|
print_lbc_regs();
|
2011-01-19 07:16:27 +00:00
|
|
|
#endif
|
|
|
|
|
2010-06-17 16:37:25 +00:00
|
|
|
}
|
2010-09-28 22:20:33 +00:00
|
|
|
|
2010-12-17 23:17:56 +00:00
|
|
|
/* Common ddr init for non-corenet fsl 85xx platforms */
|
|
|
|
#ifndef CONFIG_FSL_CORENET
|
|
|
|
phys_size_t initdram(int board_type)
|
|
|
|
{
|
|
|
|
phys_size_t dram_size = 0;
|
|
|
|
|
2010-12-17 23:17:58 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
|
2010-12-17 23:17:56 +00:00
|
|
|
{
|
|
|
|
ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
|
|
|
unsigned int x = 10;
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Work around to stabilize DDR DLL
|
|
|
|
*/
|
|
|
|
out_be32(&gur->ddrdllcr, 0x81000000);
|
|
|
|
asm("sync;isync;msync");
|
|
|
|
udelay(200);
|
|
|
|
while (in_be32(&gur->ddrdllcr) != 0x81000100) {
|
|
|
|
setbits_be32(&gur->devdisr, 0x00010000);
|
|
|
|
for (i = 0; i < x; i++)
|
|
|
|
;
|
|
|
|
clrbits_be32(&gur->devdisr, 0x00010000);
|
|
|
|
x++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
|
|
|
|
dram_size = fsl_ddr_sdram();
|
|
|
|
#else
|
|
|
|
dram_size = fixed_sdram();
|
|
|
|
#endif
|
|
|
|
dram_size = setup_ddr_tlbs(dram_size / 0x100000);
|
|
|
|
dram_size *= 0x100000;
|
|
|
|
|
|
|
|
#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
|
|
|
|
/*
|
|
|
|
* Initialize and enable DDR ECC.
|
|
|
|
*/
|
|
|
|
ddr_enable_ecc(dram_size);
|
|
|
|
#endif
|
|
|
|
|
2011-01-19 07:16:27 +00:00
|
|
|
#if defined(CONFIG_FSL_LBC)
|
2010-12-17 23:17:56 +00:00
|
|
|
/* Some boards also have sdram on the lbc */
|
2010-12-17 23:17:57 +00:00
|
|
|
lbc_sdram_init();
|
2011-01-19 07:16:27 +00:00
|
|
|
#endif
|
2010-12-17 23:17:56 +00:00
|
|
|
|
|
|
|
puts("DDR: ");
|
|
|
|
return dram_size;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2010-09-28 22:20:33 +00:00
|
|
|
#if CONFIG_POST & CONFIG_SYS_POST_MEMORY
|
|
|
|
|
|
|
|
/* Board-specific functions defined in each board's ddr.c */
|
|
|
|
void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
|
|
|
|
unsigned int ctrl_num);
|
|
|
|
void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
|
|
|
|
phys_addr_t *rpn);
|
|
|
|
unsigned int
|
|
|
|
setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
|
|
|
|
|
|
|
|
static void dump_spd_ddr_reg(void)
|
|
|
|
{
|
|
|
|
int i, j, k, m;
|
|
|
|
u8 *p_8;
|
|
|
|
u32 *p_32;
|
|
|
|
ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
|
|
|
|
generic_spd_eeprom_t
|
|
|
|
spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
|
|
|
|
|
|
|
|
for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
|
|
|
|
fsl_ddr_get_spd(spd[i], i);
|
|
|
|
|
|
|
|
puts("SPD data of all dimms (zero vaule is omitted)...\n");
|
|
|
|
puts("Byte (hex) ");
|
|
|
|
k = 1;
|
|
|
|
for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
|
|
|
|
for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
|
|
|
|
printf("Dimm%d ", k++);
|
|
|
|
}
|
|
|
|
puts("\n");
|
|
|
|
for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
|
|
|
|
m = 0;
|
|
|
|
printf("%3d (0x%02x) ", k, k);
|
|
|
|
for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
|
|
|
|
for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
|
|
|
|
p_8 = (u8 *) &spd[i][j];
|
|
|
|
if (p_8[k]) {
|
|
|
|
printf("0x%02x ", p_8[k]);
|
|
|
|
m++;
|
|
|
|
} else
|
|
|
|
puts(" ");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (m)
|
|
|
|
puts("\n");
|
|
|
|
else
|
|
|
|
puts("\r");
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
|
|
|
|
switch (i) {
|
|
|
|
case 0:
|
|
|
|
ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
|
|
|
|
break;
|
|
|
|
#ifdef CONFIG_SYS_MPC85xx_DDR2_ADDR
|
|
|
|
case 1:
|
|
|
|
ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
default:
|
|
|
|
printf("%s unexpected controller number = %u\n",
|
|
|
|
__func__, i);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
printf("DDR registers dump for all controllers "
|
|
|
|
"(zero vaule is omitted)...\n");
|
|
|
|
puts("Offset (hex) ");
|
|
|
|
for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
|
|
|
|
printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
|
|
|
|
puts("\n");
|
|
|
|
for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
|
|
|
|
m = 0;
|
|
|
|
printf("%6d (0x%04x)", k * 4, k * 4);
|
|
|
|
for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
|
|
|
|
p_32 = (u32 *) ddr[i];
|
|
|
|
if (p_32[k]) {
|
|
|
|
printf(" 0x%08x", p_32[k]);
|
|
|
|
m++;
|
|
|
|
} else
|
|
|
|
puts(" ");
|
|
|
|
}
|
|
|
|
if (m)
|
|
|
|
puts("\n");
|
|
|
|
else
|
|
|
|
puts("\r");
|
|
|
|
}
|
|
|
|
puts("\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
/* invalid the TLBs for DDR and setup new ones to cover p_addr */
|
|
|
|
static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
|
|
|
|
{
|
|
|
|
u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
|
|
|
|
unsigned long epn;
|
|
|
|
u32 tsize, valid, ptr;
|
|
|
|
phys_addr_t rpn = 0;
|
|
|
|
int ddr_esel;
|
|
|
|
|
|
|
|
ptr = vstart;
|
|
|
|
|
|
|
|
while (ptr < (vstart + size)) {
|
|
|
|
ddr_esel = find_tlb_idx((void *)ptr, 1);
|
|
|
|
if (ddr_esel != -1) {
|
|
|
|
read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
|
|
|
|
disable_tlb(ddr_esel);
|
|
|
|
}
|
|
|
|
ptr += TSIZE_TO_BYTES(tsize);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Setup new tlb to cover the physical address */
|
|
|
|
setup_ddr_tlbs_phys(p_addr, size>>20);
|
|
|
|
|
|
|
|
ptr = vstart;
|
|
|
|
ddr_esel = find_tlb_idx((void *)ptr, 1);
|
|
|
|
if (ddr_esel != -1) {
|
|
|
|
read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
|
|
|
|
} else {
|
|
|
|
printf("TLB error in function %s\n", __func__);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* slide the testing window up to test another area
|
|
|
|
* for 32_bit system, the maximum testable memory is limited to
|
|
|
|
* CONFIG_MAX_MEM_MAPPED
|
|
|
|
*/
|
|
|
|
int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
|
|
|
|
{
|
|
|
|
phys_addr_t test_cap, p_addr;
|
|
|
|
phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
|
|
|
|
|
|
|
|
#if !defined(CONFIG_PHYS_64BIT) || \
|
|
|
|
!defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
|
|
|
|
(CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
|
|
|
|
test_cap = p_size;
|
|
|
|
#else
|
|
|
|
test_cap = gd->ram_size;
|
|
|
|
#endif
|
|
|
|
p_addr = (*vstart) + (*size) + (*phys_offset);
|
|
|
|
if (p_addr < test_cap - 1) {
|
|
|
|
p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
|
|
|
|
if (reset_tlb(p_addr, p_size, phys_offset) == -1)
|
|
|
|
return -1;
|
|
|
|
*vstart = CONFIG_SYS_DDR_SDRAM_BASE;
|
|
|
|
*size = (u32) p_size;
|
|
|
|
printf("Testing 0x%08llx - 0x%08llx\n",
|
|
|
|
(u64)(*vstart) + (*phys_offset),
|
|
|
|
(u64)(*vstart) + (*phys_offset) + (*size) - 1);
|
|
|
|
} else
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* initialization for testing area */
|
|
|
|
int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
|
|
|
|
{
|
|
|
|
phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
|
|
|
|
|
|
|
|
*vstart = CONFIG_SYS_DDR_SDRAM_BASE;
|
|
|
|
*size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
|
|
|
|
*phys_offset = 0;
|
|
|
|
|
|
|
|
#if !defined(CONFIG_PHYS_64BIT) || \
|
|
|
|
!defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
|
|
|
|
(CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
|
|
|
|
if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
|
|
|
|
puts("Cannot test more than ");
|
|
|
|
print_size(CONFIG_MAX_MEM_MAPPED,
|
|
|
|
" without proper 36BIT support.\n");
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
printf("Testing 0x%08llx - 0x%08llx\n",
|
|
|
|
(u64)(*vstart) + (*phys_offset),
|
|
|
|
(u64)(*vstart) + (*phys_offset) + (*size) - 1);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* invalid TLBs for DDR and remap as normal after testing */
|
|
|
|
int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
|
|
|
|
{
|
|
|
|
unsigned long epn;
|
|
|
|
u32 tsize, valid, ptr;
|
|
|
|
phys_addr_t rpn = 0;
|
|
|
|
int ddr_esel;
|
|
|
|
|
|
|
|
/* disable the TLBs for this testing */
|
|
|
|
ptr = *vstart;
|
|
|
|
|
|
|
|
while (ptr < (*vstart) + (*size)) {
|
|
|
|
ddr_esel = find_tlb_idx((void *)ptr, 1);
|
|
|
|
if (ddr_esel != -1) {
|
|
|
|
read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
|
|
|
|
disable_tlb(ddr_esel);
|
|
|
|
}
|
|
|
|
ptr += TSIZE_TO_BYTES(tsize);
|
|
|
|
}
|
|
|
|
|
|
|
|
puts("Remap DDR ");
|
|
|
|
setup_ddr_tlbs(gd->ram_size>>20);
|
|
|
|
puts("\n");
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void arch_memory_failure_handle(void)
|
|
|
|
{
|
|
|
|
dump_spd_ddr_reg();
|
|
|
|
}
|
|
|
|
#endif
|