2014-01-08 20:18:26 +00:00
|
|
|
/*
|
|
|
|
* Xilinx ZED board DTS
|
|
|
|
*
|
2015-07-22 09:12:10 +00:00
|
|
|
* Copyright (C) 2011 - 2015 Xilinx
|
|
|
|
* Copyright (C) 2012 National Instruments Corp.
|
2014-01-08 20:18:26 +00:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
/dts-v1/;
|
|
|
|
#include "zynq-7000.dtsi"
|
|
|
|
|
|
|
|
/ {
|
2015-07-22 09:12:10 +00:00
|
|
|
model = "Zynq Zed Development Board";
|
2014-01-08 20:18:26 +00:00
|
|
|
compatible = "xlnx,zynq-zed", "xlnx,zynq-7000";
|
2014-05-15 11:37:54 +00:00
|
|
|
|
2014-05-15 11:37:55 +00:00
|
|
|
aliases {
|
2015-07-22 09:12:10 +00:00
|
|
|
ethernet0 = &gem0;
|
2014-05-15 11:37:55 +00:00
|
|
|
serial0 = &uart1;
|
2015-08-15 17:49:05 +00:00
|
|
|
spi0 = &qspi;
|
2014-05-15 11:37:55 +00:00
|
|
|
};
|
|
|
|
|
2014-05-15 11:37:54 +00:00
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
2015-07-22 09:12:10 +00:00
|
|
|
reg = <0x0 0x20000000>;
|
2014-05-15 11:37:54 +00:00
|
|
|
};
|
2015-07-22 09:12:10 +00:00
|
|
|
|
|
|
|
chosen {
|
|
|
|
bootargs = "earlyprintk";
|
|
|
|
stdout-path = "serial0:115200n8";
|
|
|
|
};
|
|
|
|
|
|
|
|
usb_phy0: phy0 {
|
|
|
|
compatible = "usb-nop-xceiv";
|
|
|
|
#phy-cells = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&clkc {
|
|
|
|
ps-clk-frequency = <33333333>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&gem0 {
|
|
|
|
status = "okay";
|
|
|
|
phy-mode = "rgmii-id";
|
|
|
|
phy-handle = <ðernet_phy>;
|
|
|
|
|
|
|
|
ethernet_phy: ethernet-phy@0 {
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&sdhci0 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&uart1 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2015-08-15 17:49:05 +00:00
|
|
|
&qspi {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2015-07-22 09:12:10 +00:00
|
|
|
&usb0 {
|
|
|
|
status = "okay";
|
|
|
|
dr_mode = "host";
|
|
|
|
usb-phy = <&usb_phy0>;
|
2014-01-08 20:18:26 +00:00
|
|
|
};
|