2007-09-10 08:13:49 +00:00
|
|
|
/*
|
|
|
|
* linux/drivers/mtd/onenand/onenand_base.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2005-2007 Samsung Electronics
|
|
|
|
* Kyungmin Park <kyungmin.park@samsung.com>
|
|
|
|
*
|
2008-08-18 23:42:53 +00:00
|
|
|
* Credits:
|
|
|
|
* Adrian Hunter <ext-adrian.hunter@nokia.com>:
|
|
|
|
* auto-placement support, read-while load support, various fixes
|
|
|
|
* Copyright (C) Nokia Corporation, 2007
|
|
|
|
*
|
2007-09-10 08:13:49 +00:00
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <linux/mtd/compat.h>
|
|
|
|
#include <linux/mtd/mtd.h>
|
|
|
|
#include <linux/mtd/onenand.h>
|
|
|
|
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/errno.h>
|
2008-08-06 08:06:20 +00:00
|
|
|
#include <malloc.h>
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-03-31 01:40:36 +00:00
|
|
|
/* It should access 16-bit instead of 8-bit */
|
2008-05-01 19:30:16 +00:00
|
|
|
static inline void *memcpy_16(void *dst, const void *src, unsigned int len)
|
2008-03-31 01:40:36 +00:00
|
|
|
{
|
|
|
|
void *ret = dst;
|
|
|
|
short *d = dst;
|
|
|
|
const short *s = src;
|
|
|
|
|
|
|
|
len >>= 1;
|
|
|
|
while (len-- > 0)
|
|
|
|
*d++ = *s++;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
static const unsigned char ffchars[] = {
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, /* 16 */
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, /* 32 */
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, /* 48 */
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, /* 64 */
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_readw - [OneNAND Interface] Read OneNAND register
|
|
|
|
* @param addr address to read
|
|
|
|
*
|
|
|
|
* Read OneNAND register
|
|
|
|
*/
|
|
|
|
static unsigned short onenand_readw(void __iomem * addr)
|
|
|
|
{
|
|
|
|
return readw(addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_writew - [OneNAND Interface] Write OneNAND register with value
|
|
|
|
* @param value value to write
|
|
|
|
* @param addr address to write
|
|
|
|
*
|
|
|
|
* Write OneNAND register with value
|
|
|
|
*/
|
|
|
|
static void onenand_writew(unsigned short value, void __iomem * addr)
|
|
|
|
{
|
|
|
|
writew(value, addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_block_address - [DEFAULT] Get block address
|
|
|
|
* @param device the device id
|
|
|
|
* @param block the block
|
|
|
|
* @return translated block address if DDP, otherwise same
|
|
|
|
*
|
|
|
|
* Setup Start Address 1 Register (F100h)
|
|
|
|
*/
|
|
|
|
static int onenand_block_address(int device, int block)
|
|
|
|
{
|
|
|
|
if (device & ONENAND_DEVICE_IS_DDP) {
|
|
|
|
/* Device Flash Core select, NAND Flash Block Address */
|
|
|
|
int dfs = 0, density, mask;
|
|
|
|
|
|
|
|
density = device >> ONENAND_DEVICE_DENSITY_SHIFT;
|
|
|
|
mask = (1 << (density + 6));
|
|
|
|
|
|
|
|
if (block & mask)
|
|
|
|
dfs = 1;
|
|
|
|
|
|
|
|
return (dfs << ONENAND_DDP_SHIFT) | (block & (mask - 1));
|
|
|
|
}
|
|
|
|
|
|
|
|
return block;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_bufferram_address - [DEFAULT] Get bufferram address
|
|
|
|
* @param device the device id
|
|
|
|
* @param block the block
|
|
|
|
* @return set DBS value if DDP, otherwise 0
|
|
|
|
*
|
|
|
|
* Setup Start Address 2 Register (F101h) for DDP
|
|
|
|
*/
|
|
|
|
static int onenand_bufferram_address(int device, int block)
|
|
|
|
{
|
|
|
|
if (device & ONENAND_DEVICE_IS_DDP) {
|
|
|
|
/* Device BufferRAM Select */
|
|
|
|
int dbs = 0, density, mask;
|
|
|
|
|
|
|
|
density = device >> ONENAND_DEVICE_DENSITY_SHIFT;
|
|
|
|
mask = (1 << (density + 6));
|
|
|
|
|
|
|
|
if (block & mask)
|
|
|
|
dbs = 1;
|
|
|
|
|
|
|
|
return (dbs << ONENAND_DDP_SHIFT);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_page_address - [DEFAULT] Get page address
|
|
|
|
* @param page the page address
|
|
|
|
* @param sector the sector address
|
|
|
|
* @return combined page and sector address
|
|
|
|
*
|
|
|
|
* Setup Start Address 8 Register (F107h)
|
|
|
|
*/
|
|
|
|
static int onenand_page_address(int page, int sector)
|
|
|
|
{
|
|
|
|
/* Flash Page Address, Flash Sector Address */
|
|
|
|
int fpa, fsa;
|
|
|
|
|
|
|
|
fpa = page & ONENAND_FPA_MASK;
|
|
|
|
fsa = sector & ONENAND_FSA_MASK;
|
|
|
|
|
|
|
|
return ((fpa << ONENAND_FPA_SHIFT) | fsa);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_buffer_address - [DEFAULT] Get buffer address
|
|
|
|
* @param dataram1 DataRAM index
|
|
|
|
* @param sectors the sector address
|
|
|
|
* @param count the number of sectors
|
|
|
|
* @return the start buffer value
|
|
|
|
*
|
|
|
|
* Setup Start Buffer Register (F200h)
|
|
|
|
*/
|
|
|
|
static int onenand_buffer_address(int dataram1, int sectors, int count)
|
|
|
|
{
|
|
|
|
int bsa, bsc;
|
|
|
|
|
|
|
|
/* BufferRAM Sector Address */
|
|
|
|
bsa = sectors & ONENAND_BSA_MASK;
|
|
|
|
|
|
|
|
if (dataram1)
|
|
|
|
bsa |= ONENAND_BSA_DATARAM1; /* DataRAM1 */
|
|
|
|
else
|
|
|
|
bsa |= ONENAND_BSA_DATARAM0; /* DataRAM0 */
|
|
|
|
|
|
|
|
/* BufferRAM Sector Count */
|
|
|
|
bsc = count & ONENAND_BSC_MASK;
|
|
|
|
|
|
|
|
return ((bsa << ONENAND_BSA_SHIFT) | bsc);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_command - [DEFAULT] Send command to OneNAND device
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param cmd the command to be sent
|
|
|
|
* @param addr offset to read from or write to
|
|
|
|
* @param len number of bytes to read or write
|
|
|
|
*
|
|
|
|
* Send command to OneNAND device. This function is used for middle/large page
|
|
|
|
* devices (1KB/2KB Bytes per page)
|
|
|
|
*/
|
|
|
|
static int onenand_command(struct mtd_info *mtd, int cmd, loff_t addr,
|
|
|
|
size_t len)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int value, readcmd = 0;
|
|
|
|
int block, page;
|
|
|
|
/* Now we use page size operation */
|
|
|
|
int sectors = 4, count = 4;
|
|
|
|
|
|
|
|
/* Address translation */
|
|
|
|
switch (cmd) {
|
|
|
|
case ONENAND_CMD_UNLOCK:
|
|
|
|
case ONENAND_CMD_LOCK:
|
|
|
|
case ONENAND_CMD_LOCK_TIGHT:
|
|
|
|
block = -1;
|
|
|
|
page = -1;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case ONENAND_CMD_ERASE:
|
|
|
|
case ONENAND_CMD_BUFFERRAM:
|
|
|
|
block = (int)(addr >> this->erase_shift);
|
|
|
|
page = -1;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
block = (int)(addr >> this->erase_shift);
|
|
|
|
page = (int)(addr >> this->page_shift);
|
|
|
|
page &= this->page_mask;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* NOTE: The setting order of the registers is very important! */
|
|
|
|
if (cmd == ONENAND_CMD_BUFFERRAM) {
|
|
|
|
/* Select DataRAM for DDP */
|
|
|
|
value = onenand_bufferram_address(this->device_id, block);
|
|
|
|
this->write_word(value,
|
|
|
|
this->base + ONENAND_REG_START_ADDRESS2);
|
|
|
|
|
|
|
|
/* Switch to the next data buffer */
|
|
|
|
ONENAND_SET_NEXT_BUFFERRAM(this);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (block != -1) {
|
|
|
|
/* Write 'DFS, FBA' of Flash */
|
|
|
|
value = onenand_block_address(this->device_id, block);
|
|
|
|
this->write_word(value,
|
|
|
|
this->base + ONENAND_REG_START_ADDRESS1);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (page != -1) {
|
|
|
|
int dataram;
|
|
|
|
|
|
|
|
switch (cmd) {
|
|
|
|
case ONENAND_CMD_READ:
|
|
|
|
case ONENAND_CMD_READOOB:
|
|
|
|
dataram = ONENAND_SET_NEXT_BUFFERRAM(this);
|
|
|
|
readcmd = 1;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
dataram = ONENAND_CURRENT_BUFFERRAM(this);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Write 'FPA, FSA' of Flash */
|
|
|
|
value = onenand_page_address(page, sectors);
|
|
|
|
this->write_word(value,
|
|
|
|
this->base + ONENAND_REG_START_ADDRESS8);
|
|
|
|
|
|
|
|
/* Write 'BSA, BSC' of DataRAM */
|
|
|
|
value = onenand_buffer_address(dataram, sectors, count);
|
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_BUFFER);
|
|
|
|
|
|
|
|
if (readcmd) {
|
|
|
|
/* Select DataRAM for DDP */
|
|
|
|
value =
|
|
|
|
onenand_bufferram_address(this->device_id, block);
|
|
|
|
this->write_word(value,
|
|
|
|
this->base +
|
|
|
|
ONENAND_REG_START_ADDRESS2);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Interrupt clear */
|
|
|
|
this->write_word(ONENAND_INT_CLEAR, this->base + ONENAND_REG_INTERRUPT);
|
|
|
|
/* Write command */
|
|
|
|
this->write_word(cmd, this->base + ONENAND_REG_COMMAND);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_wait - [DEFAULT] wait until the command is done
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param state state to select the max. timeout value
|
|
|
|
*
|
|
|
|
* Wait for command done. This applies to all OneNAND command
|
|
|
|
* Read can take up to 30us, erase up to 2ms and program up to 350us
|
|
|
|
* according to general OneNAND specs
|
|
|
|
*/
|
|
|
|
static int onenand_wait(struct mtd_info *mtd, int state)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
unsigned int flags = ONENAND_INT_MASTER;
|
|
|
|
unsigned int interrupt = 0;
|
|
|
|
unsigned int ctrl, ecc;
|
|
|
|
|
|
|
|
while (1) {
|
|
|
|
interrupt = this->read_word(this->base + ONENAND_REG_INTERRUPT);
|
|
|
|
if (interrupt & flags)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
ctrl = this->read_word(this->base + ONENAND_REG_CTRL_STATUS);
|
|
|
|
|
|
|
|
if (ctrl & ONENAND_CTRL_ERROR) {
|
2008-06-20 17:38:57 +00:00
|
|
|
MTDDEBUG (MTD_DEBUG_LEVEL0,
|
2008-08-14 12:41:06 +00:00
|
|
|
"onenand_wait: controller error = 0x%04x\n", ctrl);
|
2007-09-10 08:13:49 +00:00
|
|
|
return -EAGAIN;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ctrl & ONENAND_CTRL_LOCK) {
|
2008-06-20 17:38:57 +00:00
|
|
|
MTDDEBUG (MTD_DEBUG_LEVEL0,
|
2008-08-14 12:41:06 +00:00
|
|
|
"onenand_wait: it's locked error = 0x%04x\n", ctrl);
|
2007-09-10 08:13:49 +00:00
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (interrupt & ONENAND_INT_READ) {
|
|
|
|
ecc = this->read_word(this->base + ONENAND_REG_ECC_STATUS);
|
|
|
|
if (ecc & ONENAND_ECC_2BIT_ALL) {
|
2008-06-20 17:38:57 +00:00
|
|
|
MTDDEBUG (MTD_DEBUG_LEVEL0,
|
2008-08-14 12:41:06 +00:00
|
|
|
"onenand_wait: ECC error = 0x%04x\n", ecc);
|
2007-09-10 08:13:49 +00:00
|
|
|
return -EBADMSG;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_bufferram_offset - [DEFAULT] BufferRAM offset
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param area BufferRAM area
|
|
|
|
* @return offset given area
|
|
|
|
*
|
|
|
|
* Return BufferRAM offset given area
|
|
|
|
*/
|
|
|
|
static inline int onenand_bufferram_offset(struct mtd_info *mtd, int area)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
|
|
|
|
if (ONENAND_CURRENT_BUFFERRAM(this)) {
|
|
|
|
if (area == ONENAND_DATARAM)
|
2008-08-13 00:11:02 +00:00
|
|
|
return mtd->writesize;
|
2007-09-10 08:13:49 +00:00
|
|
|
if (area == ONENAND_SPARERAM)
|
|
|
|
return mtd->oobsize;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_read_bufferram - [OneNAND Interface] Read the bufferram area
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param area BufferRAM area
|
|
|
|
* @param buffer the databuffer to put/get data
|
|
|
|
* @param offset offset to read from or write to
|
|
|
|
* @param count number of bytes to read/write
|
|
|
|
*
|
|
|
|
* Read the BufferRAM area
|
|
|
|
*/
|
|
|
|
static int onenand_read_bufferram(struct mtd_info *mtd, int area,
|
|
|
|
unsigned char *buffer, int offset,
|
|
|
|
size_t count)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
void __iomem *bufferram;
|
|
|
|
|
|
|
|
bufferram = this->base + area;
|
|
|
|
bufferram += onenand_bufferram_offset(mtd, area);
|
|
|
|
|
2008-05-01 19:30:16 +00:00
|
|
|
memcpy_16(buffer, bufferram + offset, count);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_sync_read_bufferram - [OneNAND Interface] Read the bufferram area with Sync. Burst mode
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param area BufferRAM area
|
|
|
|
* @param buffer the databuffer to put/get data
|
|
|
|
* @param offset offset to read from or write to
|
|
|
|
* @param count number of bytes to read/write
|
|
|
|
*
|
|
|
|
* Read the BufferRAM area with Sync. Burst Mode
|
|
|
|
*/
|
|
|
|
static int onenand_sync_read_bufferram(struct mtd_info *mtd, int area,
|
|
|
|
unsigned char *buffer, int offset,
|
|
|
|
size_t count)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
void __iomem *bufferram;
|
|
|
|
|
|
|
|
bufferram = this->base + area;
|
|
|
|
bufferram += onenand_bufferram_offset(mtd, area);
|
|
|
|
|
|
|
|
this->mmcontrol(mtd, ONENAND_SYS_CFG1_SYNC_READ);
|
|
|
|
|
2008-05-01 19:30:16 +00:00
|
|
|
memcpy_16(buffer, bufferram + offset, count);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
this->mmcontrol(mtd, 0);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_write_bufferram - [OneNAND Interface] Write the bufferram area
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param area BufferRAM area
|
|
|
|
* @param buffer the databuffer to put/get data
|
|
|
|
* @param offset offset to read from or write to
|
|
|
|
* @param count number of bytes to read/write
|
|
|
|
*
|
|
|
|
* Write the BufferRAM area
|
|
|
|
*/
|
|
|
|
static int onenand_write_bufferram(struct mtd_info *mtd, int area,
|
|
|
|
const unsigned char *buffer, int offset,
|
|
|
|
size_t count)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
void __iomem *bufferram;
|
|
|
|
|
|
|
|
bufferram = this->base + area;
|
|
|
|
bufferram += onenand_bufferram_offset(mtd, area);
|
|
|
|
|
2008-05-01 19:30:16 +00:00
|
|
|
memcpy_16(bufferram + offset, buffer, count);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_check_bufferram - [GENERIC] Check BufferRAM information
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param addr address to check
|
|
|
|
* @return 1 if there are valid data, otherwise 0
|
|
|
|
*
|
|
|
|
* Check bufferram if there is data we required
|
|
|
|
*/
|
|
|
|
static int onenand_check_bufferram(struct mtd_info *mtd, loff_t addr)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int block, page;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
block = (int)(addr >> this->erase_shift);
|
|
|
|
page = (int)(addr >> this->page_shift);
|
|
|
|
page &= this->page_mask;
|
|
|
|
|
|
|
|
i = ONENAND_CURRENT_BUFFERRAM(this);
|
|
|
|
|
|
|
|
/* Is there valid data? */
|
|
|
|
if (this->bufferram[i].block == block &&
|
|
|
|
this->bufferram[i].page == page && this->bufferram[i].valid)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_update_bufferram - [GENERIC] Update BufferRAM information
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param addr address to update
|
|
|
|
* @param valid valid flag
|
|
|
|
*
|
|
|
|
* Update BufferRAM information
|
|
|
|
*/
|
|
|
|
static int onenand_update_bufferram(struct mtd_info *mtd, loff_t addr,
|
|
|
|
int valid)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int block, page;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
block = (int)(addr >> this->erase_shift);
|
|
|
|
page = (int)(addr >> this->page_shift);
|
|
|
|
page &= this->page_mask;
|
|
|
|
|
|
|
|
/* Invalidate BufferRAM */
|
|
|
|
for (i = 0; i < MAX_BUFFERRAM; i++) {
|
|
|
|
if (this->bufferram[i].block == block &&
|
|
|
|
this->bufferram[i].page == page)
|
|
|
|
this->bufferram[i].valid = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Update BufferRAM */
|
|
|
|
i = ONENAND_CURRENT_BUFFERRAM(this);
|
|
|
|
this->bufferram[i].block = block;
|
|
|
|
this->bufferram[i].page = page;
|
|
|
|
this->bufferram[i].valid = valid;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-08-13 00:11:02 +00:00
|
|
|
/**
|
|
|
|
* onenand_invalidate_bufferram - [GENERIC] Invalidate BufferRAM information
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param addr start address to invalidate
|
|
|
|
* @param len length to invalidate
|
|
|
|
*
|
|
|
|
* Invalidate BufferRAM information
|
|
|
|
*/
|
|
|
|
static void onenand_invalidate_bufferram(struct mtd_info *mtd, loff_t addr,
|
2008-08-14 12:41:06 +00:00
|
|
|
unsigned int len)
|
2008-08-13 00:11:02 +00:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int i;
|
|
|
|
loff_t end_addr = addr + len;
|
|
|
|
|
|
|
|
/* Invalidate BufferRAM */
|
|
|
|
for (i = 0; i < MAX_BUFFERRAM; i++) {
|
|
|
|
loff_t buf_addr = this->bufferram[i].block << this->erase_shift;
|
|
|
|
|
|
|
|
if (buf_addr >= addr && buf_addr < end_addr)
|
|
|
|
this->bufferram[i].valid = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
/**
|
|
|
|
* onenand_get_device - [GENERIC] Get chip for selected access
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param new_state the state which is requested
|
|
|
|
*
|
|
|
|
* Get the device and lock it for exclusive access
|
|
|
|
*/
|
|
|
|
static void onenand_get_device(struct mtd_info *mtd, int new_state)
|
|
|
|
{
|
|
|
|
/* Do nothing */
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_release_device - [GENERIC] release chip
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*
|
|
|
|
* Deselect, release chip lock and wake up anyone waiting on the device
|
|
|
|
*/
|
|
|
|
static void onenand_release_device(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
/* Do nothing */
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2008-08-18 23:42:53 +00:00
|
|
|
* onenand_transfer_auto_oob - [Internal] oob auto-placement transfer
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param buf destination address
|
|
|
|
* @param column oob offset to read from
|
|
|
|
* @param thislen oob length to read
|
|
|
|
*/
|
|
|
|
static int onenand_transfer_auto_oob(struct mtd_info *mtd, uint8_t *buf,
|
|
|
|
int column, int thislen)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
struct nand_oobfree *free;
|
|
|
|
int readcol = column;
|
|
|
|
int readend = column + thislen;
|
|
|
|
int lastgap = 0;
|
|
|
|
unsigned int i;
|
|
|
|
uint8_t *oob_buf = this->oob_buf;
|
|
|
|
|
|
|
|
free = this->ecclayout->oobfree;
|
|
|
|
for (i = 0; i < MTD_MAX_OOBFREE_ENTRIES && free->length; i++, free++) {
|
|
|
|
if (readcol >= lastgap)
|
|
|
|
readcol += free->offset - lastgap;
|
|
|
|
if (readend >= lastgap)
|
|
|
|
readend += free->offset - lastgap;
|
|
|
|
lastgap = free->offset + free->length;
|
|
|
|
}
|
|
|
|
this->read_bufferram(mtd, ONENAND_SPARERAM, oob_buf, 0, mtd->oobsize);
|
|
|
|
free = this->ecclayout->oobfree;
|
|
|
|
for (i = 0; i < MTD_MAX_OOBFREE_ENTRIES && free->length; i++, free++) {
|
|
|
|
int free_end = free->offset + free->length;
|
|
|
|
if (free->offset < readend && free_end > readcol) {
|
|
|
|
int st = max_t(int,free->offset,readcol);
|
|
|
|
int ed = min_t(int,free_end,readend);
|
|
|
|
int n = ed - st;
|
|
|
|
memcpy(buf, oob_buf + st, n);
|
|
|
|
buf += n;
|
|
|
|
} else if (column == 0)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_read_ops_nolock - [OneNAND Interface] OneNAND read main and/or out-of-band
|
2007-09-10 08:13:49 +00:00
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from offset to read from
|
2008-08-18 23:42:53 +00:00
|
|
|
* @param ops oob operation description structure
|
2007-09-10 08:13:49 +00:00
|
|
|
*
|
2008-08-18 23:42:53 +00:00
|
|
|
* OneNAND read main and/or out-of-band data
|
2007-09-10 08:13:49 +00:00
|
|
|
*/
|
2008-08-18 23:42:53 +00:00
|
|
|
static int onenand_read_ops_nolock(struct mtd_info *mtd, loff_t from,
|
|
|
|
struct mtd_oob_ops *ops)
|
2007-09-10 08:13:49 +00:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2008-08-18 23:42:53 +00:00
|
|
|
struct mtd_ecc_stats stats;
|
|
|
|
size_t len = ops->len;
|
|
|
|
size_t ooblen = ops->ooblen;
|
|
|
|
u_char *buf = ops->datbuf;
|
|
|
|
u_char *oobbuf = ops->oobbuf;
|
|
|
|
int read = 0, column, thislen;
|
|
|
|
int oobread = 0, oobcolumn, thisooblen, oobsize;
|
|
|
|
int ret = 0, boundary = 0;
|
|
|
|
int writesize = this->writesize;
|
|
|
|
|
|
|
|
MTDDEBUG(MTD_DEBUG_LEVEL3,
|
|
|
|
"onenand_read_ops_nolock: from = 0x%08x, len = %i\n",
|
|
|
|
(unsigned int) from, (int) len);
|
|
|
|
|
|
|
|
if (ops->mode == MTD_OOB_AUTO)
|
|
|
|
oobsize = this->ecclayout->oobavail;
|
|
|
|
else
|
|
|
|
oobsize = mtd->oobsize;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
oobcolumn = from & (mtd->oobsize - 1);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/* Do not allow reads past end of device */
|
|
|
|
if ((from + len) > mtd->size) {
|
2008-08-18 23:42:53 +00:00
|
|
|
printk(KERN_ERR "onenand_read_ops_nolock: Attempt read beyond end of device\n");
|
|
|
|
ops->retlen = 0;
|
|
|
|
ops->oobretlen = 0;
|
2007-09-10 08:13:49 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
stats = mtd->ecc_stats;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* Read-while-load method */
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* Do first load to bufferRAM */
|
|
|
|
if (read < len) {
|
2007-09-10 08:13:49 +00:00
|
|
|
if (!onenand_check_bufferram(mtd, from)) {
|
2008-08-18 23:42:53 +00:00
|
|
|
this->command(mtd, ONENAND_CMD_READ, from, writesize);
|
2007-09-10 08:13:49 +00:00
|
|
|
ret = this->wait(mtd, FL_READING);
|
2008-08-18 23:42:53 +00:00
|
|
|
onenand_update_bufferram(mtd, from, !ret);
|
|
|
|
if (ret == -EBADMSG)
|
|
|
|
ret = 0;
|
2007-09-10 08:13:49 +00:00
|
|
|
}
|
2008-08-18 23:42:53 +00:00
|
|
|
}
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
thislen = min_t(int, writesize, len - read);
|
|
|
|
column = from & (writesize - 1);
|
|
|
|
if (column + thislen > writesize)
|
|
|
|
thislen = writesize - column;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
while (!ret) {
|
|
|
|
/* If there is more to load then start next load */
|
|
|
|
from += thislen;
|
|
|
|
if (read + thislen < len) {
|
|
|
|
this->command(mtd, ONENAND_CMD_READ, from, writesize);
|
|
|
|
/*
|
|
|
|
* Chip boundary handling in DDP
|
|
|
|
* Now we issued chip 1 read and pointed chip 1
|
|
|
|
* bufferam so we have to point chip 0 bufferam.
|
|
|
|
*/
|
|
|
|
if (ONENAND_IS_DDP(this) &&
|
|
|
|
unlikely(from == (this->chipsize >> 1))) {
|
|
|
|
this->write_word(ONENAND_DDP_CHIP0, this->base + ONENAND_REG_START_ADDRESS2);
|
|
|
|
boundary = 1;
|
|
|
|
} else
|
|
|
|
boundary = 0;
|
|
|
|
ONENAND_SET_PREV_BUFFERRAM(this);
|
|
|
|
}
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* While load is going, read from last bufferRAM */
|
|
|
|
this->read_bufferram(mtd, ONENAND_DATARAM, buf, column, thislen);
|
|
|
|
|
|
|
|
/* Read oob area if needed */
|
|
|
|
if (oobbuf) {
|
|
|
|
thisooblen = oobsize - oobcolumn;
|
|
|
|
thisooblen = min_t(int, thisooblen, ooblen - oobread);
|
|
|
|
|
|
|
|
if (ops->mode == MTD_OOB_AUTO)
|
|
|
|
onenand_transfer_auto_oob(mtd, oobbuf, oobcolumn, thisooblen);
|
|
|
|
else
|
|
|
|
this->read_bufferram(mtd, ONENAND_SPARERAM, oobbuf, oobcolumn, thisooblen);
|
|
|
|
oobread += thisooblen;
|
|
|
|
oobbuf += thisooblen;
|
|
|
|
oobcolumn = 0;
|
2007-09-10 08:13:49 +00:00
|
|
|
}
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* See if we are done */
|
|
|
|
read += thislen;
|
|
|
|
if (read == len)
|
|
|
|
break;
|
|
|
|
/* Set up for next read from bufferRAM */
|
|
|
|
if (unlikely(boundary))
|
|
|
|
this->write_word(ONENAND_DDP_CHIP1, this->base + ONENAND_REG_START_ADDRESS2);
|
|
|
|
ONENAND_SET_NEXT_BUFFERRAM(this);
|
2007-09-10 08:13:49 +00:00
|
|
|
buf += thislen;
|
2008-08-18 23:42:53 +00:00
|
|
|
thislen = min_t(int, writesize, len - read);
|
|
|
|
column = 0;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* Now wait for load */
|
|
|
|
ret = this->wait(mtd, FL_READING);
|
|
|
|
onenand_update_bufferram(mtd, from, !ret);
|
|
|
|
if (ret == -EBADMSG)
|
|
|
|
ret = 0;
|
|
|
|
}
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Return success, if no ECC failures, else -EBADMSG
|
|
|
|
* fs driver will take care of that, because
|
|
|
|
* retlen == desired len and result == -EBADMSG
|
|
|
|
*/
|
2008-08-18 23:42:53 +00:00
|
|
|
ops->retlen = read;
|
|
|
|
ops->oobretlen = oobread;
|
|
|
|
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (mtd->ecc_stats.failed - stats.failed)
|
|
|
|
return -EBADMSG;
|
|
|
|
|
|
|
|
return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_read_oob_nolock - [MTD Interface] OneNAND read out-of-band
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from offset to read from
|
|
|
|
* @param ops oob operation description structure
|
|
|
|
*
|
|
|
|
* OneNAND read out-of-band data from the spare area
|
|
|
|
*/
|
|
|
|
static int onenand_read_oob_nolock(struct mtd_info *mtd, loff_t from,
|
|
|
|
struct mtd_oob_ops *ops)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
struct mtd_ecc_stats stats;
|
|
|
|
int read = 0, thislen, column, oobsize;
|
|
|
|
size_t len = ops->ooblen;
|
|
|
|
mtd_oob_mode_t mode = ops->mode;
|
|
|
|
u_char *buf = ops->oobbuf;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
from += ops->ooboffs;
|
|
|
|
|
|
|
|
MTDDEBUG(MTD_DEBUG_LEVEL3,
|
|
|
|
"onenand_read_oob_nolock: from = 0x%08x, len = %i\n",
|
|
|
|
(unsigned int) from, (int) len);
|
|
|
|
|
|
|
|
/* Initialize return length value */
|
|
|
|
ops->oobretlen = 0;
|
|
|
|
|
|
|
|
if (mode == MTD_OOB_AUTO)
|
|
|
|
oobsize = this->ecclayout->oobavail;
|
|
|
|
else
|
|
|
|
oobsize = mtd->oobsize;
|
|
|
|
|
|
|
|
column = from & (mtd->oobsize - 1);
|
|
|
|
|
|
|
|
if (unlikely(column >= oobsize)) {
|
|
|
|
printk(KERN_ERR "onenand_read_oob_nolock: Attempted to start read outside oob\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Do not allow reads past end of device */
|
|
|
|
if (unlikely(from >= mtd->size ||
|
|
|
|
column + len > ((mtd->size >> this->page_shift) -
|
|
|
|
(from >> this->page_shift)) * oobsize)) {
|
|
|
|
printk(KERN_ERR "onenand_read_oob_nolock: Attempted to read beyond end of device\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
stats = mtd->ecc_stats;
|
|
|
|
|
|
|
|
while (read < len) {
|
|
|
|
thislen = oobsize - column;
|
|
|
|
thislen = min_t(int, thislen, len);
|
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_READOOB, from, mtd->oobsize);
|
|
|
|
|
|
|
|
onenand_update_bufferram(mtd, from, 0);
|
|
|
|
|
|
|
|
ret = this->wait(mtd, FL_READING);
|
|
|
|
if (ret && ret != -EBADMSG) {
|
|
|
|
printk(KERN_ERR "onenand_read_oob_nolock: read failed = 0x%x\n", ret);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (mode == MTD_OOB_AUTO)
|
|
|
|
onenand_transfer_auto_oob(mtd, buf, column, thislen);
|
|
|
|
else
|
|
|
|
this->read_bufferram(mtd, ONENAND_SPARERAM, buf, column, thislen);
|
|
|
|
|
|
|
|
read += thislen;
|
|
|
|
|
|
|
|
if (read == len)
|
|
|
|
break;
|
|
|
|
|
|
|
|
buf += thislen;
|
|
|
|
|
|
|
|
/* Read more? */
|
|
|
|
if (read < len) {
|
|
|
|
/* Page size */
|
|
|
|
from += mtd->writesize;
|
|
|
|
column = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
ops->oobretlen = read;
|
|
|
|
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (mtd->ecc_stats.failed - stats.failed)
|
|
|
|
return -EBADMSG;
|
|
|
|
|
|
|
|
return 0;
|
2007-09-10 08:13:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_read - [MTD Interface] MTD compability function for onenand_read_ecc
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from offset to read from
|
|
|
|
* @param len number of bytes to read
|
|
|
|
* @param retlen pointer to variable to store the number of read bytes
|
|
|
|
* @param buf the databuffer to put data
|
|
|
|
*
|
|
|
|
* This function simply calls onenand_read_ecc with oob buffer and oobsel = NULL
|
|
|
|
*/
|
|
|
|
int onenand_read(struct mtd_info *mtd, loff_t from, size_t len,
|
|
|
|
size_t * retlen, u_char * buf)
|
|
|
|
{
|
2008-08-18 23:42:53 +00:00
|
|
|
struct mtd_oob_ops ops = {
|
|
|
|
.len = len,
|
|
|
|
.ooblen = 0,
|
|
|
|
.datbuf = buf,
|
|
|
|
.oobbuf = NULL,
|
|
|
|
};
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
onenand_get_device(mtd, FL_READING);
|
|
|
|
ret = onenand_read_ops_nolock(mtd, from, &ops);
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
|
|
|
|
*retlen = ops.retlen;
|
|
|
|
return ret;
|
2007-09-10 08:13:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_read_oob - [MTD Interface] OneNAND read out-of-band
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from offset to read from
|
2008-08-18 23:42:53 +00:00
|
|
|
* @param ops oob operations description structure
|
2007-09-10 08:13:49 +00:00
|
|
|
*
|
2008-08-18 23:42:53 +00:00
|
|
|
* OneNAND main and/or out-of-band
|
2007-09-10 08:13:49 +00:00
|
|
|
*/
|
2008-08-18 23:42:53 +00:00
|
|
|
int onenand_read_oob(struct mtd_info *mtd, loff_t from,
|
|
|
|
struct mtd_oob_ops *ops)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
switch (ops->mode) {
|
|
|
|
case MTD_OOB_PLACE:
|
|
|
|
case MTD_OOB_AUTO:
|
|
|
|
break;
|
|
|
|
case MTD_OOB_RAW:
|
|
|
|
/* Not implemented yet */
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
onenand_get_device(mtd, FL_READING);
|
|
|
|
if (ops->datbuf)
|
|
|
|
ret = onenand_read_ops_nolock(mtd, from, ops);
|
|
|
|
else
|
|
|
|
ret = onenand_read_oob_nolock(mtd, from, ops);
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_bbt_wait - [DEFAULT] wait until the command is done
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param state state to select the max. timeout value
|
|
|
|
*
|
|
|
|
* Wait for command done.
|
|
|
|
*/
|
|
|
|
static int onenand_bbt_wait(struct mtd_info *mtd, int state)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
unsigned int flags = ONENAND_INT_MASTER;
|
|
|
|
unsigned int interrupt;
|
|
|
|
unsigned int ctrl;
|
|
|
|
|
|
|
|
while (1) {
|
|
|
|
interrupt = this->read_word(this->base + ONENAND_REG_INTERRUPT);
|
|
|
|
if (interrupt & flags)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* To get correct interrupt status in timeout case */
|
|
|
|
interrupt = this->read_word(this->base + ONENAND_REG_INTERRUPT);
|
|
|
|
ctrl = this->read_word(this->base + ONENAND_REG_CTRL_STATUS);
|
|
|
|
|
|
|
|
/* Initial bad block case: 0x2400 or 0x0400 */
|
|
|
|
if (ctrl & ONENAND_CTRL_ERROR) {
|
|
|
|
printk(KERN_DEBUG "onenand_bbt_wait: controller error = 0x%04x\n", ctrl);
|
|
|
|
return ONENAND_BBT_READ_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (interrupt & ONENAND_INT_READ) {
|
|
|
|
int ecc = this->read_word(this->base + ONENAND_REG_ECC_STATUS);
|
|
|
|
if (ecc & ONENAND_ECC_2BIT_ALL)
|
|
|
|
return ONENAND_BBT_READ_ERROR;
|
|
|
|
} else {
|
|
|
|
printk(KERN_ERR "onenand_bbt_wait: read timeout!"
|
|
|
|
"ctrl=0x%04x intr=0x%04x\n", ctrl, interrupt);
|
|
|
|
return ONENAND_BBT_READ_FATAL_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_bbt_read_oob - [MTD Interface] OneNAND read out-of-band for bbt scan
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from offset to read from
|
|
|
|
* @param ops oob operation description structure
|
|
|
|
*
|
|
|
|
* OneNAND read out-of-band data from the spare area for bbt scan
|
|
|
|
*/
|
|
|
|
int onenand_bbt_read_oob(struct mtd_info *mtd, loff_t from,
|
|
|
|
struct mtd_oob_ops *ops)
|
2007-09-10 08:13:49 +00:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int read = 0, thislen, column;
|
|
|
|
int ret = 0;
|
2008-08-18 23:42:53 +00:00
|
|
|
size_t len = ops->ooblen;
|
|
|
|
u_char *buf = ops->oobbuf;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
MTDDEBUG(MTD_DEBUG_LEVEL3,
|
|
|
|
"onenand_bbt_read_oob: from = 0x%08x, len = %zi\n",
|
|
|
|
(unsigned int) from, len);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* Initialize return value */
|
|
|
|
ops->oobretlen = 0;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/* Do not allow reads past end of device */
|
|
|
|
if (unlikely((from + len) > mtd->size)) {
|
2008-08-18 23:42:53 +00:00
|
|
|
printk(KERN_ERR "onenand_bbt_read_oob: Attempt read beyond end of device\n");
|
|
|
|
return ONENAND_BBT_READ_FATAL_ERROR;
|
2007-09-10 08:13:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Grab the lock and see if the device is available */
|
|
|
|
onenand_get_device(mtd, FL_READING);
|
|
|
|
|
|
|
|
column = from & (mtd->oobsize - 1);
|
|
|
|
|
|
|
|
while (read < len) {
|
2008-08-18 23:42:53 +00:00
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
thislen = mtd->oobsize - column;
|
|
|
|
thislen = min_t(int, thislen, len);
|
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_READOOB, from, mtd->oobsize);
|
|
|
|
|
|
|
|
onenand_update_bufferram(mtd, from, 0);
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
ret = onenand_bbt_wait(mtd, FL_READING);
|
|
|
|
if (ret)
|
|
|
|
break;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
this->read_bufferram(mtd, ONENAND_SPARERAM, buf, column, thislen);
|
2007-09-10 08:13:49 +00:00
|
|
|
read += thislen;
|
|
|
|
if (read == len)
|
|
|
|
break;
|
|
|
|
|
|
|
|
buf += thislen;
|
2008-08-18 23:42:53 +00:00
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
/* Read more? */
|
|
|
|
if (read < len) {
|
2008-08-18 23:42:53 +00:00
|
|
|
/* Update Page size */
|
|
|
|
from += this->writesize;
|
2007-09-10 08:13:49 +00:00
|
|
|
column = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Deselect and wake up anyone waiting on the device */
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
ops->oobretlen = read;
|
2007-09-10 08:13:49 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
#ifdef CONFIG_MTD_ONENAND_VERIFY_WRITE
|
|
|
|
/**
|
2008-08-18 23:42:53 +00:00
|
|
|
* onenand_verify_oob - [GENERIC] verify the oob contents after a write
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param buf the databuffer to verify
|
|
|
|
* @param to offset to read from
|
2007-09-10 08:13:49 +00:00
|
|
|
*/
|
2008-08-18 23:42:53 +00:00
|
|
|
static int onenand_verify_oob(struct mtd_info *mtd, const u_char *buf, loff_t to)
|
2007-09-10 08:13:49 +00:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2008-08-18 23:42:53 +00:00
|
|
|
u_char *oob_buf = this->oob_buf;
|
|
|
|
int status, i;
|
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_READOOB, to, mtd->oobsize);
|
|
|
|
onenand_update_bufferram(mtd, to, 0);
|
|
|
|
status = this->wait(mtd, FL_READING);
|
|
|
|
if (status)
|
|
|
|
return status;
|
|
|
|
|
|
|
|
this->read_bufferram(mtd, ONENAND_SPARERAM, oob_buf, 0, mtd->oobsize);
|
|
|
|
for (i = 0; i < mtd->oobsize; i++)
|
|
|
|
if (buf[i] != 0xFF && buf[i] != oob_buf[i])
|
|
|
|
return -EBADMSG;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_verify - [GENERIC] verify the chip contents after a write
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param buf the databuffer to verify
|
|
|
|
* @param addr offset to read from
|
|
|
|
* @param len number of bytes to read and compare
|
|
|
|
*/
|
|
|
|
static int onenand_verify(struct mtd_info *mtd, const u_char *buf, loff_t addr, size_t len)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
void __iomem *dataram;
|
2007-09-10 08:13:49 +00:00
|
|
|
int ret = 0;
|
2008-08-18 23:42:53 +00:00
|
|
|
int thislen, column;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
while (len != 0) {
|
|
|
|
thislen = min_t(int, this->writesize, len);
|
|
|
|
column = addr & (this->writesize - 1);
|
|
|
|
if (column + thislen > this->writesize)
|
|
|
|
thislen = this->writesize - column;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
this->command(mtd, ONENAND_CMD_READ, addr, this->writesize);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
onenand_update_bufferram(mtd, addr, 0);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
ret = this->wait(mtd, FL_READING);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
onenand_update_bufferram(mtd, addr, 1);
|
|
|
|
|
|
|
|
dataram = this->base + ONENAND_DATARAM;
|
|
|
|
dataram += onenand_bufferram_offset(mtd, ONENAND_DATARAM);
|
|
|
|
|
|
|
|
if (memcmp(buf, dataram + column, thislen))
|
|
|
|
return -EBADMSG;
|
|
|
|
|
|
|
|
len -= thislen;
|
|
|
|
buf += thislen;
|
|
|
|
addr += thislen;
|
|
|
|
}
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
2008-08-18 23:42:53 +00:00
|
|
|
#define onenand_verify(...) (0)
|
|
|
|
#define onenand_verify_oob(...) (0)
|
2007-09-10 08:13:49 +00:00
|
|
|
#endif
|
|
|
|
|
2008-08-13 00:11:02 +00:00
|
|
|
#define NOTALIGNED(x) ((x & (mtd->writesize - 1)) != 0)
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/**
|
2008-08-18 23:42:53 +00:00
|
|
|
* onenand_fill_auto_oob - [Internal] oob auto-placement transfer
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param oob_buf oob buffer
|
|
|
|
* @param buf source address
|
|
|
|
* @param column oob offset to write to
|
|
|
|
* @param thislen oob length to write
|
|
|
|
*/
|
|
|
|
static int onenand_fill_auto_oob(struct mtd_info *mtd, u_char *oob_buf,
|
|
|
|
const u_char *buf, int column, int thislen)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
struct nand_oobfree *free;
|
|
|
|
int writecol = column;
|
|
|
|
int writeend = column + thislen;
|
|
|
|
int lastgap = 0;
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
free = this->ecclayout->oobfree;
|
|
|
|
for (i = 0; i < MTD_MAX_OOBFREE_ENTRIES && free->length; i++, free++) {
|
|
|
|
if (writecol >= lastgap)
|
|
|
|
writecol += free->offset - lastgap;
|
|
|
|
if (writeend >= lastgap)
|
|
|
|
writeend += free->offset - lastgap;
|
|
|
|
lastgap = free->offset + free->length;
|
|
|
|
}
|
|
|
|
free = this->ecclayout->oobfree;
|
|
|
|
for (i = 0; i < MTD_MAX_OOBFREE_ENTRIES && free->length; i++, free++) {
|
|
|
|
int free_end = free->offset + free->length;
|
|
|
|
if (free->offset < writeend && free_end > writecol) {
|
|
|
|
int st = max_t(int,free->offset,writecol);
|
|
|
|
int ed = min_t(int,free_end,writeend);
|
|
|
|
int n = ed - st;
|
|
|
|
memcpy(oob_buf + st, buf, n);
|
|
|
|
buf += n;
|
|
|
|
} else if (column == 0)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_write_ops_nolock - [OneNAND Interface] write main and/or out-of-band
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param to offset to write to
|
|
|
|
* @param ops oob operation description structure
|
2007-09-10 08:13:49 +00:00
|
|
|
*
|
2008-08-18 23:42:53 +00:00
|
|
|
* Write main and/or oob with ECC
|
2007-09-10 08:13:49 +00:00
|
|
|
*/
|
2008-08-18 23:42:53 +00:00
|
|
|
static int onenand_write_ops_nolock(struct mtd_info *mtd, loff_t to,
|
|
|
|
struct mtd_oob_ops *ops)
|
2007-09-10 08:13:49 +00:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2008-08-18 23:42:53 +00:00
|
|
|
int written = 0, column, thislen, subpage;
|
|
|
|
int oobwritten = 0, oobcolumn, thisooblen, oobsize;
|
|
|
|
size_t len = ops->len;
|
|
|
|
size_t ooblen = ops->ooblen;
|
|
|
|
const u_char *buf = ops->datbuf;
|
|
|
|
const u_char *oob = ops->oobbuf;
|
|
|
|
u_char *oobbuf;
|
2007-09-10 08:13:49 +00:00
|
|
|
int ret = 0;
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
MTDDEBUG(MTD_DEBUG_LEVEL3,
|
|
|
|
"onenand_write_ops_nolock: to = 0x%08x, len = %i\n",
|
|
|
|
(unsigned int) to, (int) len);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/* Initialize retlen, in case of early exit */
|
2008-08-18 23:42:53 +00:00
|
|
|
ops->retlen = 0;
|
|
|
|
ops->oobretlen = 0;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/* Do not allow writes past end of device */
|
|
|
|
if (unlikely((to + len) > mtd->size)) {
|
2008-08-18 23:42:53 +00:00
|
|
|
printk(KERN_ERR "onenand_write_ops_nolock: Attempt write to past end of device\n");
|
2007-09-10 08:13:49 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Reject writes, which are not page aligned */
|
2008-08-18 23:42:53 +00:00
|
|
|
if (unlikely(NOTALIGNED(to) || NOTALIGNED(len))) {
|
|
|
|
printk(KERN_ERR "onenand_write_ops_nolock: Attempt to write not page aligned data\n");
|
2007-09-10 08:13:49 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
if (ops->mode == MTD_OOB_AUTO)
|
|
|
|
oobsize = this->ecclayout->oobavail;
|
|
|
|
else
|
|
|
|
oobsize = mtd->oobsize;
|
|
|
|
|
|
|
|
oobcolumn = to & (mtd->oobsize - 1);
|
|
|
|
|
|
|
|
column = to & (mtd->writesize - 1);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/* Loop until all data write */
|
|
|
|
while (written < len) {
|
2008-08-18 23:42:53 +00:00
|
|
|
u_char *wbuf = (u_char *) buf;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
thislen = min_t(int, mtd->writesize - column, len - written);
|
|
|
|
thisooblen = min_t(int, oobsize - oobcolumn, ooblen - oobwritten);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
this->command(mtd, ONENAND_CMD_BUFFERRAM, to, thislen);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* Partial page write */
|
|
|
|
subpage = thislen < mtd->writesize;
|
|
|
|
if (subpage) {
|
|
|
|
memset(this->page_buf, 0xff, mtd->writesize);
|
|
|
|
memcpy(this->page_buf + column, buf, thislen);
|
|
|
|
wbuf = this->page_buf;
|
|
|
|
}
|
|
|
|
|
|
|
|
this->write_bufferram(mtd, ONENAND_DATARAM, wbuf, 0, mtd->writesize);
|
|
|
|
|
|
|
|
if (oob) {
|
|
|
|
oobbuf = this->oob_buf;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* We send data to spare ram with oobsize
|
|
|
|
* * to prevent byte access */
|
|
|
|
memset(oobbuf, 0xff, mtd->oobsize);
|
|
|
|
if (ops->mode == MTD_OOB_AUTO)
|
|
|
|
onenand_fill_auto_oob(mtd, oobbuf, oob, oobcolumn, thisooblen);
|
|
|
|
else
|
|
|
|
memcpy(oobbuf + oobcolumn, oob, thisooblen);
|
|
|
|
|
|
|
|
oobwritten += thisooblen;
|
|
|
|
oob += thisooblen;
|
|
|
|
oobcolumn = 0;
|
|
|
|
} else
|
|
|
|
oobbuf = (u_char *) ffchars;
|
|
|
|
|
|
|
|
this->write_bufferram(mtd, ONENAND_SPARERAM, oobbuf, 0, mtd->oobsize);
|
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_PROG, to, mtd->writesize);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
ret = this->wait(mtd, FL_WRITING);
|
2008-08-18 23:42:53 +00:00
|
|
|
|
|
|
|
/* In partial page write we don't update bufferram */
|
|
|
|
onenand_update_bufferram(mtd, to, !ret && !subpage);
|
|
|
|
if (ONENAND_IS_2PLANE(this)) {
|
|
|
|
ONENAND_SET_BUFFERRAM1(this);
|
|
|
|
onenand_update_bufferram(mtd, to + this->writesize, !ret && !subpage);
|
|
|
|
}
|
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
if (ret) {
|
2008-08-18 23:42:53 +00:00
|
|
|
printk(KERN_ERR "onenand_write_ops_nolock: write filaed %d\n", ret);
|
2007-09-10 08:13:49 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Only check verify write turn on */
|
2008-08-18 23:42:53 +00:00
|
|
|
ret = onenand_verify(mtd, buf, to, thislen);
|
2007-09-10 08:13:49 +00:00
|
|
|
if (ret) {
|
2008-08-18 23:42:53 +00:00
|
|
|
printk(KERN_ERR "onenand_write_ops_nolock: verify failed %d\n", ret);
|
2007-09-10 08:13:49 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
written += thislen;
|
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
if (written == len)
|
|
|
|
break;
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
column = 0;
|
2007-09-10 08:13:49 +00:00
|
|
|
to += thislen;
|
|
|
|
buf += thislen;
|
|
|
|
}
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
ops->retlen = written;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2008-08-18 23:42:53 +00:00
|
|
|
* onenand_write_oob_nolock - [Internal] OneNAND write out-of-band
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param to offset to write to
|
|
|
|
* @param len number of bytes to write
|
|
|
|
* @param retlen pointer to variable to store the number of written bytes
|
|
|
|
* @param buf the data to write
|
|
|
|
* @param mode operation mode
|
2007-09-10 08:13:49 +00:00
|
|
|
*
|
|
|
|
* OneNAND write out-of-band
|
|
|
|
*/
|
2008-08-18 23:42:53 +00:00
|
|
|
static int onenand_write_oob_nolock(struct mtd_info *mtd, loff_t to,
|
|
|
|
struct mtd_oob_ops *ops)
|
2007-09-10 08:13:49 +00:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2008-08-18 23:42:53 +00:00
|
|
|
int column, ret = 0, oobsize;
|
2007-09-10 08:13:49 +00:00
|
|
|
int written = 0;
|
2008-08-18 23:42:53 +00:00
|
|
|
u_char *oobbuf;
|
|
|
|
size_t len = ops->ooblen;
|
|
|
|
const u_char *buf = ops->oobbuf;
|
|
|
|
mtd_oob_mode_t mode = ops->mode;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
to += ops->ooboffs;
|
|
|
|
|
|
|
|
MTDDEBUG(MTD_DEBUG_LEVEL3,
|
|
|
|
"onenand_write_oob_nolock: to = 0x%08x, len = %i\n",
|
|
|
|
(unsigned int) to, (int) len);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/* Initialize retlen, in case of early exit */
|
2008-08-18 23:42:53 +00:00
|
|
|
ops->oobretlen = 0;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
if (mode == MTD_OOB_AUTO)
|
|
|
|
oobsize = this->ecclayout->oobavail;
|
|
|
|
else
|
|
|
|
oobsize = mtd->oobsize;
|
|
|
|
|
|
|
|
column = to & (mtd->oobsize - 1);
|
|
|
|
|
|
|
|
if (unlikely(column >= oobsize)) {
|
|
|
|
printk(KERN_ERR "onenand_write_oob_nolock: Attempted to start write outside oob\n");
|
2007-09-10 08:13:49 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* For compatibility with NAND: Do not allow write past end of page */
|
|
|
|
if (unlikely(column + len > oobsize)) {
|
|
|
|
printk(KERN_ERR "onenand_write_oob_nolock: "
|
|
|
|
"Attempt to write past end of page\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Do not allow reads past end of device */
|
|
|
|
if (unlikely(to >= mtd->size ||
|
|
|
|
column + len > ((mtd->size >> this->page_shift) -
|
|
|
|
(to >> this->page_shift)) * oobsize)) {
|
|
|
|
printk(KERN_ERR "onenand_write_oob_nolock: Attempted to write past end of device\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
oobbuf = this->oob_buf;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/* Loop until all data write */
|
|
|
|
while (written < len) {
|
2008-08-18 23:42:53 +00:00
|
|
|
int thislen = min_t(int, oobsize, len - written);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_BUFFERRAM, to, mtd->oobsize);
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* We send data to spare ram with oobsize
|
|
|
|
* to prevent byte access */
|
|
|
|
memset(oobbuf, 0xff, mtd->oobsize);
|
|
|
|
if (mode == MTD_OOB_AUTO)
|
|
|
|
onenand_fill_auto_oob(mtd, oobbuf, buf, column, thislen);
|
|
|
|
else
|
|
|
|
memcpy(oobbuf + column, buf, thislen);
|
|
|
|
this->write_bufferram(mtd, ONENAND_SPARERAM, oobbuf, 0, mtd->oobsize);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_PROGOOB, to, mtd->oobsize);
|
|
|
|
|
|
|
|
onenand_update_bufferram(mtd, to, 0);
|
2008-08-18 23:42:53 +00:00
|
|
|
if (ONENAND_IS_2PLANE(this)) {
|
|
|
|
ONENAND_SET_BUFFERRAM1(this);
|
|
|
|
onenand_update_bufferram(mtd, to + this->writesize, 0);
|
|
|
|
}
|
2007-09-10 08:13:49 +00:00
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
ret = this->wait(mtd, FL_WRITING);
|
|
|
|
if (ret) {
|
|
|
|
printk(KERN_ERR "onenand_write_oob_nolock: write failed %d\n", ret);
|
2007-09-10 08:13:49 +00:00
|
|
|
break;
|
2008-08-18 23:42:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
ret = onenand_verify_oob(mtd, oobbuf, to);
|
|
|
|
if (ret) {
|
|
|
|
printk(KERN_ERR "onenand_write_oob_nolock: verify failed %d\n", ret);
|
|
|
|
break;
|
|
|
|
}
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
written += thislen;
|
|
|
|
if (written == len)
|
|
|
|
break;
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
to += mtd->writesize;
|
2007-09-10 08:13:49 +00:00
|
|
|
buf += thislen;
|
2008-08-18 23:42:53 +00:00
|
|
|
column = 0;
|
2007-09-10 08:13:49 +00:00
|
|
|
}
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
ops->oobretlen = written;
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_write - [MTD Interface] compability function for onenand_write_ecc
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param to offset to write to
|
|
|
|
* @param len number of bytes to write
|
|
|
|
* @param retlen pointer to variable to store the number of written bytes
|
|
|
|
* @param buf the data to write
|
|
|
|
*
|
|
|
|
* Write with ECC
|
|
|
|
*/
|
|
|
|
int onenand_write(struct mtd_info *mtd, loff_t to, size_t len,
|
|
|
|
size_t * retlen, const u_char * buf)
|
|
|
|
{
|
|
|
|
struct mtd_oob_ops ops = {
|
|
|
|
.len = len,
|
|
|
|
.ooblen = 0,
|
|
|
|
.datbuf = (u_char *) buf,
|
|
|
|
.oobbuf = NULL,
|
|
|
|
};
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
onenand_get_device(mtd, FL_WRITING);
|
|
|
|
ret = onenand_write_ops_nolock(mtd, to, &ops);
|
2007-09-10 08:13:49 +00:00
|
|
|
onenand_release_device(mtd);
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
*retlen = ops.retlen;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_write_oob - [MTD Interface] OneNAND write out-of-band
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param to offset to write to
|
|
|
|
* @param ops oob operation description structure
|
|
|
|
*
|
|
|
|
* OneNAND write main and/or out-of-band
|
|
|
|
*/
|
|
|
|
int onenand_write_oob(struct mtd_info *mtd, loff_t to,
|
|
|
|
struct mtd_oob_ops *ops)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
switch (ops->mode) {
|
|
|
|
case MTD_OOB_PLACE:
|
|
|
|
case MTD_OOB_AUTO:
|
|
|
|
break;
|
|
|
|
case MTD_OOB_RAW:
|
|
|
|
/* Not implemented yet */
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
onenand_get_device(mtd, FL_WRITING);
|
|
|
|
if (ops->datbuf)
|
|
|
|
ret = onenand_write_ops_nolock(mtd, to, ops);
|
|
|
|
else
|
|
|
|
ret = onenand_write_oob_nolock(mtd, to, ops);
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
|
|
|
|
return ret;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
}
|
|
|
|
|
2008-08-13 00:11:02 +00:00
|
|
|
/**
|
|
|
|
* onenand_block_isbad_nolock - [GENERIC] Check if a block is marked bad
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset from device start
|
|
|
|
* @param allowbbt 1, if its allowed to access the bbt area
|
|
|
|
*
|
|
|
|
* Check, if the block is bad, Either by reading the bad block table or
|
|
|
|
* calling of the scan function.
|
|
|
|
*/
|
|
|
|
static int onenand_block_isbad_nolock(struct mtd_info *mtd, loff_t ofs, int allowbbt)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
struct bbm_info *bbm = this->bbm;
|
|
|
|
|
|
|
|
/* Return info from the table */
|
|
|
|
return bbm->isbad_bbt(mtd, ofs, allowbbt);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
/**
|
|
|
|
* onenand_erase - [MTD Interface] erase block(s)
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param instr erase instruction
|
|
|
|
*
|
|
|
|
* Erase one ore more blocks
|
|
|
|
*/
|
|
|
|
int onenand_erase(struct mtd_info *mtd, struct erase_info *instr)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
unsigned int block_size;
|
|
|
|
loff_t addr;
|
|
|
|
int len;
|
|
|
|
int ret = 0;
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
MTDDEBUG (MTD_DEBUG_LEVEL3,
|
|
|
|
"onenand_erase: start = 0x%08x, len = %i\n",
|
2008-10-24 21:20:43 +00:00
|
|
|
(unsigned int)instr->addr, (unsigned int)instr->len);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
block_size = (1 << this->erase_shift);
|
|
|
|
|
|
|
|
/* Start address must align on block boundary */
|
|
|
|
if (unlikely(instr->addr & (block_size - 1))) {
|
2008-06-20 17:38:57 +00:00
|
|
|
MTDDEBUG (MTD_DEBUG_LEVEL0,
|
2008-08-18 23:42:53 +00:00
|
|
|
"onenand_erase: Unaligned address\n");
|
2007-09-10 08:13:49 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Length must align on block boundary */
|
|
|
|
if (unlikely(instr->len & (block_size - 1))) {
|
2008-06-20 17:38:57 +00:00
|
|
|
MTDDEBUG (MTD_DEBUG_LEVEL0,
|
2008-08-18 23:42:53 +00:00
|
|
|
"onenand_erase: Length not block aligned\n");
|
2007-09-10 08:13:49 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Do not allow erase past end of device */
|
|
|
|
if (unlikely((instr->len + instr->addr) > mtd->size)) {
|
2008-06-20 17:38:57 +00:00
|
|
|
MTDDEBUG (MTD_DEBUG_LEVEL0,
|
2008-08-18 23:42:53 +00:00
|
|
|
"onenand_erase: Erase past end of device\n");
|
2007-09-10 08:13:49 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
instr->fail_addr = 0xffffffff;
|
|
|
|
|
|
|
|
/* Grab the lock and see if the device is available */
|
|
|
|
onenand_get_device(mtd, FL_ERASING);
|
|
|
|
|
|
|
|
/* Loop throught the pages */
|
|
|
|
len = instr->len;
|
|
|
|
addr = instr->addr;
|
|
|
|
|
|
|
|
instr->state = MTD_ERASING;
|
|
|
|
|
|
|
|
while (len) {
|
|
|
|
|
|
|
|
/* TODO Check badblock */
|
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_ERASE, addr, block_size);
|
|
|
|
|
2008-08-13 00:11:02 +00:00
|
|
|
onenand_invalidate_bufferram(mtd, addr, block_size);
|
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
ret = this->wait(mtd, FL_ERASING);
|
|
|
|
/* Check, if it is write protected */
|
|
|
|
if (ret) {
|
|
|
|
if (ret == -EPERM)
|
2008-06-20 17:38:57 +00:00
|
|
|
MTDDEBUG (MTD_DEBUG_LEVEL0, "onenand_erase: "
|
2008-08-14 12:41:06 +00:00
|
|
|
"Device is write protected!!!\n");
|
2007-09-10 08:13:49 +00:00
|
|
|
else
|
2008-06-20 17:38:57 +00:00
|
|
|
MTDDEBUG (MTD_DEBUG_LEVEL0, "onenand_erase: "
|
2008-08-14 12:41:06 +00:00
|
|
|
"Failed erase, block %d\n",
|
|
|
|
(unsigned)(addr >> this->erase_shift));
|
2007-09-10 08:13:49 +00:00
|
|
|
instr->state = MTD_ERASE_FAILED;
|
|
|
|
instr->fail_addr = addr;
|
|
|
|
goto erase_exit;
|
|
|
|
}
|
|
|
|
|
|
|
|
len -= block_size;
|
|
|
|
addr += block_size;
|
|
|
|
}
|
|
|
|
|
|
|
|
instr->state = MTD_ERASE_DONE;
|
|
|
|
|
|
|
|
erase_exit:
|
|
|
|
|
|
|
|
ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
|
|
|
|
/* Do call back function */
|
|
|
|
if (!ret)
|
|
|
|
mtd_erase_callback(instr);
|
|
|
|
|
|
|
|
/* Deselect and wake up anyone waiting on the device */
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_sync - [MTD Interface] sync
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*
|
|
|
|
* Sync is actually a wait for chip ready function
|
|
|
|
*/
|
|
|
|
void onenand_sync(struct mtd_info *mtd)
|
|
|
|
{
|
2008-06-20 17:38:57 +00:00
|
|
|
MTDDEBUG (MTD_DEBUG_LEVEL3, "onenand_sync: called\n");
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/* Grab the lock and see if the device is available */
|
|
|
|
onenand_get_device(mtd, FL_SYNCING);
|
|
|
|
|
|
|
|
/* Release it and go back */
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_block_isbad - [MTD Interface] Check whether the block at the given offset is bad
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset relative to mtd start
|
2008-08-13 00:11:02 +00:00
|
|
|
*
|
|
|
|
* Check whether the block is bad
|
2007-09-10 08:13:49 +00:00
|
|
|
*/
|
|
|
|
int onenand_block_isbad(struct mtd_info *mtd, loff_t ofs)
|
|
|
|
{
|
2008-08-13 00:11:02 +00:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Check for invalid offset */
|
|
|
|
if (ofs > mtd->size)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
onenand_get_device(mtd, FL_READING);
|
|
|
|
ret = onenand_block_isbad_nolock(mtd,ofs, 0);
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
return ret;
|
2007-09-10 08:13:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_block_markbad - [MTD Interface] Mark the block at the given offset as bad
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset relative to mtd start
|
2008-08-13 00:11:02 +00:00
|
|
|
*
|
|
|
|
* Mark the block as bad
|
2007-09-10 08:13:49 +00:00
|
|
|
*/
|
|
|
|
int onenand_block_markbad(struct mtd_info *mtd, loff_t ofs)
|
|
|
|
{
|
2008-08-13 00:11:02 +00:00
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = onenand_block_isbad(mtd, ofs);
|
|
|
|
if (ret) {
|
|
|
|
/* If it was bad already, return success and do nothing */
|
|
|
|
if (ret > 0)
|
|
|
|
return 0;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = this->block_markbad(mtd, ofs);
|
|
|
|
return ret;
|
2007-09-10 08:13:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_unlock - [MTD Interface] Unlock block(s)
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset relative to mtd start
|
|
|
|
* @param len number of bytes to unlock
|
|
|
|
*
|
|
|
|
* Unlock one or more blocks
|
|
|
|
*/
|
|
|
|
int onenand_unlock(struct mtd_info *mtd, loff_t ofs, size_t len)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int start, end, block, value, status;
|
|
|
|
|
|
|
|
start = ofs >> this->erase_shift;
|
|
|
|
end = len >> this->erase_shift;
|
|
|
|
|
|
|
|
/* Continuous lock scheme */
|
|
|
|
if (this->options & ONENAND_CONT_LOCK) {
|
|
|
|
/* Set start block address */
|
|
|
|
this->write_word(start,
|
|
|
|
this->base + ONENAND_REG_START_BLOCK_ADDRESS);
|
|
|
|
/* Set end block address */
|
|
|
|
this->write_word(end - 1,
|
|
|
|
this->base + ONENAND_REG_END_BLOCK_ADDRESS);
|
|
|
|
/* Write unlock command */
|
|
|
|
this->command(mtd, ONENAND_CMD_UNLOCK, 0, 0);
|
|
|
|
|
|
|
|
/* There's no return value */
|
|
|
|
this->wait(mtd, FL_UNLOCKING);
|
|
|
|
|
|
|
|
/* Sanity check */
|
|
|
|
while (this->read_word(this->base + ONENAND_REG_CTRL_STATUS)
|
|
|
|
& ONENAND_CTRL_ONGO)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
/* Check lock status */
|
|
|
|
status = this->read_word(this->base + ONENAND_REG_WP_STATUS);
|
|
|
|
if (!(status & ONENAND_WP_US))
|
|
|
|
printk(KERN_ERR "wp status = 0x%x\n", status);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Block lock scheme */
|
|
|
|
for (block = start; block < end; block++) {
|
|
|
|
/* Set start block address */
|
|
|
|
this->write_word(block,
|
|
|
|
this->base + ONENAND_REG_START_BLOCK_ADDRESS);
|
|
|
|
/* Write unlock command */
|
|
|
|
this->command(mtd, ONENAND_CMD_UNLOCK, 0, 0);
|
|
|
|
|
|
|
|
/* There's no return value */
|
|
|
|
this->wait(mtd, FL_UNLOCKING);
|
|
|
|
|
|
|
|
/* Sanity check */
|
|
|
|
while (this->read_word(this->base + ONENAND_REG_CTRL_STATUS)
|
|
|
|
& ONENAND_CTRL_ONGO)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
/* Set block address for read block status */
|
|
|
|
value = onenand_block_address(this->device_id, block);
|
|
|
|
this->write_word(value,
|
|
|
|
this->base + ONENAND_REG_START_ADDRESS1);
|
|
|
|
|
|
|
|
/* Check lock status */
|
|
|
|
status = this->read_word(this->base + ONENAND_REG_WP_STATUS);
|
|
|
|
if (!(status & ONENAND_WP_US))
|
|
|
|
printk(KERN_ERR "block = %d, wp status = 0x%x\n",
|
|
|
|
block, status);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_print_device_info - Print device ID
|
|
|
|
* @param device device ID
|
|
|
|
*
|
|
|
|
* Print device ID
|
|
|
|
*/
|
2008-08-06 08:06:20 +00:00
|
|
|
char * onenand_print_device_info(int device)
|
2007-09-10 08:13:49 +00:00
|
|
|
{
|
|
|
|
int vcc, demuxed, ddp, density;
|
2008-08-06 08:06:20 +00:00
|
|
|
char *dev_info = malloc(80);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
vcc = device & ONENAND_DEVICE_VCC_MASK;
|
|
|
|
demuxed = device & ONENAND_DEVICE_IS_DEMUX;
|
|
|
|
ddp = device & ONENAND_DEVICE_IS_DDP;
|
|
|
|
density = device >> ONENAND_DEVICE_DENSITY_SHIFT;
|
2008-08-06 08:06:20 +00:00
|
|
|
sprintf(dev_info, "%sOneNAND%s %dMB %sV 16-bit (0x%02x)",
|
2007-09-10 08:13:49 +00:00
|
|
|
demuxed ? "" : "Muxed ",
|
|
|
|
ddp ? "(DDP)" : "",
|
|
|
|
(16 << density), vcc ? "2.65/3.3" : "1.8", device);
|
2008-08-06 08:06:20 +00:00
|
|
|
|
|
|
|
return dev_info;
|
2007-09-10 08:13:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct onenand_manufacturers onenand_manuf_ids[] = {
|
|
|
|
{ONENAND_MFR_SAMSUNG, "Samsung"},
|
|
|
|
{ONENAND_MFR_UNKNOWN, "Unknown"}
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_check_maf - Check manufacturer ID
|
|
|
|
* @param manuf manufacturer ID
|
|
|
|
*
|
|
|
|
* Check manufacturer ID
|
|
|
|
*/
|
|
|
|
static int onenand_check_maf(int manuf)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; onenand_manuf_ids[i].id; i++) {
|
|
|
|
if (manuf == onenand_manuf_ids[i].id)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef ONENAND_DEBUG
|
|
|
|
printk(KERN_DEBUG "OneNAND Manufacturer: %s (0x%0x)\n",
|
|
|
|
onenand_manuf_ids[i].name, manuf);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return (i != ONENAND_MFR_UNKNOWN);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_probe - [OneNAND Interface] Probe the OneNAND device
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*
|
|
|
|
* OneNAND detection method:
|
|
|
|
* Compare the the values from command with ones from register
|
|
|
|
*/
|
|
|
|
static int onenand_probe(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int bram_maf_id, bram_dev_id, maf_id, dev_id;
|
|
|
|
int version_id;
|
|
|
|
int density;
|
|
|
|
|
|
|
|
/* Send the command for reading device ID from BootRAM */
|
|
|
|
this->write_word(ONENAND_CMD_READID, this->base + ONENAND_BOOTRAM);
|
|
|
|
|
|
|
|
/* Read manufacturer and device IDs from BootRAM */
|
|
|
|
bram_maf_id = this->read_word(this->base + ONENAND_BOOTRAM + 0x0);
|
|
|
|
bram_dev_id = this->read_word(this->base + ONENAND_BOOTRAM + 0x2);
|
|
|
|
|
|
|
|
/* Check manufacturer ID */
|
|
|
|
if (onenand_check_maf(bram_maf_id))
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
/* Reset OneNAND to read default register values */
|
|
|
|
this->write_word(ONENAND_CMD_RESET, this->base + ONENAND_BOOTRAM);
|
|
|
|
|
2008-08-13 00:11:02 +00:00
|
|
|
/* Wait reset */
|
|
|
|
this->wait(mtd, FL_RESETING);
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/* Read manufacturer and device IDs from Register */
|
|
|
|
maf_id = this->read_word(this->base + ONENAND_REG_MANUFACTURER_ID);
|
|
|
|
dev_id = this->read_word(this->base + ONENAND_REG_DEVICE_ID);
|
|
|
|
|
|
|
|
/* Check OneNAND device */
|
|
|
|
if (maf_id != bram_maf_id || dev_id != bram_dev_id)
|
|
|
|
return -ENXIO;
|
|
|
|
|
2008-03-16 23:54:06 +00:00
|
|
|
/* FIXME : Current OneNAND MTD doesn't support Flex-OneNAND */
|
|
|
|
if (dev_id & (1 << 9)) {
|
|
|
|
printk("Not yet support Flex-OneNAND\n");
|
|
|
|
return -ENXIO;
|
|
|
|
}
|
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
/* Flash device information */
|
2008-08-06 08:06:20 +00:00
|
|
|
mtd->name = onenand_print_device_info(dev_id);
|
2007-09-10 08:13:49 +00:00
|
|
|
this->device_id = dev_id;
|
|
|
|
|
|
|
|
density = dev_id >> ONENAND_DEVICE_DENSITY_SHIFT;
|
|
|
|
this->chipsize = (16 << density) << 20;
|
|
|
|
|
|
|
|
/* OneNAND page size & block size */
|
|
|
|
/* The data buffer size is equal to page size */
|
2008-08-13 00:11:02 +00:00
|
|
|
mtd->writesize =
|
2007-09-10 08:13:49 +00:00
|
|
|
this->read_word(this->base + ONENAND_REG_DATA_BUFFER_SIZE);
|
2008-08-13 00:11:02 +00:00
|
|
|
mtd->oobsize = mtd->writesize >> 5;
|
2007-09-10 08:13:49 +00:00
|
|
|
/* Pagers per block is always 64 in OneNAND */
|
2008-08-13 00:11:02 +00:00
|
|
|
mtd->erasesize = mtd->writesize << 6;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
this->erase_shift = ffs(mtd->erasesize) - 1;
|
2008-08-13 00:11:02 +00:00
|
|
|
this->page_shift = ffs(mtd->writesize) - 1;
|
2007-09-10 08:13:49 +00:00
|
|
|
this->ppb_shift = (this->erase_shift - this->page_shift);
|
2008-08-13 00:11:02 +00:00
|
|
|
this->page_mask = (mtd->erasesize / mtd->writesize) - 1;
|
2008-08-18 23:42:53 +00:00
|
|
|
/* It's real page size */
|
|
|
|
this->writesize = mtd->writesize;
|
2007-09-10 08:13:49 +00:00
|
|
|
|
|
|
|
/* REVIST: Multichip handling */
|
|
|
|
|
|
|
|
mtd->size = this->chipsize;
|
|
|
|
|
|
|
|
/* Version ID */
|
|
|
|
version_id = this->read_word(this->base + ONENAND_REG_VERSION_ID);
|
|
|
|
#ifdef ONENAND_DEBUG
|
|
|
|
printk(KERN_DEBUG "OneNAND version = 0x%04x\n", version_id);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Lock scheme */
|
|
|
|
if (density <= ONENAND_DEVICE_DENSITY_512Mb &&
|
|
|
|
!(version_id >> ONENAND_VERSION_PROCESS_SHIFT)) {
|
|
|
|
printk(KERN_INFO "Lock scheme is Continues Lock\n");
|
|
|
|
this->options |= ONENAND_CONT_LOCK;
|
|
|
|
}
|
|
|
|
|
2008-08-13 00:11:02 +00:00
|
|
|
mtd->flags = MTD_CAP_NANDFLASH;
|
2008-08-06 08:06:20 +00:00
|
|
|
mtd->erase = onenand_erase;
|
|
|
|
mtd->read = onenand_read;
|
|
|
|
mtd->write = onenand_write;
|
|
|
|
mtd->read_oob = onenand_read_oob;
|
|
|
|
mtd->write_oob = onenand_write_oob;
|
|
|
|
mtd->sync = onenand_sync;
|
|
|
|
mtd->block_isbad = onenand_block_isbad;
|
|
|
|
mtd->block_markbad = onenand_block_markbad;
|
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_scan - [OneNAND Interface] Scan for the OneNAND device
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param maxchips Number of chips to scan for
|
|
|
|
*
|
|
|
|
* This fills out all the not initialized function pointers
|
|
|
|
* with the defaults.
|
|
|
|
* The flash ID is read and the mtd/chip structures are
|
|
|
|
* filled with the appropriate values.
|
|
|
|
*/
|
|
|
|
int onenand_scan(struct mtd_info *mtd, int maxchips)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
|
|
|
|
if (!this->read_word)
|
|
|
|
this->read_word = onenand_readw;
|
|
|
|
if (!this->write_word)
|
|
|
|
this->write_word = onenand_writew;
|
|
|
|
|
|
|
|
if (!this->command)
|
|
|
|
this->command = onenand_command;
|
|
|
|
if (!this->wait)
|
|
|
|
this->wait = onenand_wait;
|
|
|
|
|
|
|
|
if (!this->read_bufferram)
|
|
|
|
this->read_bufferram = onenand_read_bufferram;
|
|
|
|
if (!this->write_bufferram)
|
|
|
|
this->write_bufferram = onenand_write_bufferram;
|
|
|
|
|
|
|
|
if (onenand_probe(mtd))
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
/* Set Sync. Burst Read after probing */
|
|
|
|
if (this->mmcontrol) {
|
|
|
|
printk(KERN_INFO "OneNAND Sync. Burst Read support\n");
|
|
|
|
this->read_bufferram = onenand_sync_read_bufferram;
|
|
|
|
}
|
|
|
|
|
2008-08-18 23:42:53 +00:00
|
|
|
/* Allocate buffers, if necessary */
|
|
|
|
if (!this->page_buf) {
|
|
|
|
this->page_buf = kzalloc(mtd->writesize, GFP_KERNEL);
|
|
|
|
if (!this->page_buf) {
|
|
|
|
printk(KERN_ERR "onenand_scan(): Can't allocate page_buf\n");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
this->options |= ONENAND_PAGEBUF_ALLOC;
|
|
|
|
}
|
|
|
|
if (!this->oob_buf) {
|
|
|
|
this->oob_buf = kzalloc(mtd->oobsize, GFP_KERNEL);
|
|
|
|
if (!this->oob_buf) {
|
|
|
|
printk(KERN_ERR "onenand_scan: Can't allocate oob_buf\n");
|
|
|
|
if (this->options & ONENAND_PAGEBUF_ALLOC) {
|
|
|
|
this->options &= ~ONENAND_PAGEBUF_ALLOC;
|
|
|
|
kfree(this->page_buf);
|
|
|
|
}
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
this->options |= ONENAND_OOBBUF_ALLOC;
|
|
|
|
}
|
|
|
|
|
2007-09-10 08:13:49 +00:00
|
|
|
onenand_unlock(mtd, 0, mtd->size);
|
|
|
|
|
|
|
|
return onenand_default_bbt(mtd);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_release - [OneNAND Interface] Free resources held by the OneNAND device
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*/
|
|
|
|
void onenand_release(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
}
|