2014-05-05 10:52:28 +00:00
|
|
|
#include <common.h>
|
|
|
|
#include <netdev.h>
|
|
|
|
#include <miiphy.h>
|
|
|
|
#include <asm/gpio.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/clock.h>
|
|
|
|
#include <asm/arch/gpio.h>
|
|
|
|
|
|
|
|
int sunxi_gmac_initialize(bd_t *bis)
|
|
|
|
{
|
|
|
|
int pin;
|
|
|
|
struct sunxi_ccm_reg *const ccm =
|
|
|
|
(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
|
|
|
|
|
|
|
|
/* Set up clock gating */
|
2015-04-06 18:33:34 +00:00
|
|
|
#ifdef CONFIG_SUNXI_GEN_SUN6I
|
2014-11-21 16:19:45 +00:00
|
|
|
setbits_le32(&ccm->ahb_reset0_cfg, 0x1 << AHB_RESET_OFFSET_GMAC);
|
|
|
|
setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_GMAC);
|
2015-04-06 18:33:34 +00:00
|
|
|
#else
|
|
|
|
setbits_le32(&ccm->ahb_gate1, 0x1 << AHB_GATE_OFFSET_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
#endif
|
2014-05-05 10:52:28 +00:00
|
|
|
|
|
|
|
/* Set MII clock */
|
2014-06-09 09:37:01 +00:00
|
|
|
#ifdef CONFIG_RGMII
|
2014-05-05 10:52:28 +00:00
|
|
|
setbits_le32(&ccm->gmac_clk_cfg, CCM_GMAC_CTRL_TX_CLK_SRC_INT_RGMII |
|
|
|
|
CCM_GMAC_CTRL_GPIT_RGMII);
|
2015-01-25 11:10:48 +00:00
|
|
|
setbits_le32(&ccm->gmac_clk_cfg,
|
|
|
|
CCM_GMAC_CTRL_TX_CLK_DELAY(CONFIG_GMAC_TX_DELAY));
|
2014-06-09 09:37:01 +00:00
|
|
|
#else
|
|
|
|
setbits_le32(&ccm->gmac_clk_cfg, CCM_GMAC_CTRL_TX_CLK_SRC_MII |
|
|
|
|
CCM_GMAC_CTRL_GPIT_MII);
|
|
|
|
#endif
|
2014-05-05 10:52:28 +00:00
|
|
|
|
2014-11-21 16:19:45 +00:00
|
|
|
#ifndef CONFIG_MACH_SUN6I
|
2014-05-05 10:52:28 +00:00
|
|
|
/* Configure pin mux settings for GMAC */
|
|
|
|
for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(16); pin++) {
|
2014-06-09 09:37:01 +00:00
|
|
|
#ifdef CONFIG_RGMII
|
2014-05-05 10:52:28 +00:00
|
|
|
/* skip unused pins in RGMII mode */
|
|
|
|
if (pin == SUNXI_GPA(9) || pin == SUNXI_GPA(14))
|
|
|
|
continue;
|
2014-06-09 09:37:01 +00:00
|
|
|
#endif
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN7I_GPA_GMAC);
|
2014-05-05 10:52:28 +00:00
|
|
|
sunxi_gpio_set_drv(pin, 3);
|
|
|
|
}
|
2014-11-21 16:19:45 +00:00
|
|
|
#elif defined CONFIG_RGMII
|
|
|
|
/* Configure sun6i RGMII mode pin mux settings */
|
|
|
|
for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(3); pin++) {
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
sunxi_gpio_set_drv(pin, 3);
|
|
|
|
}
|
|
|
|
for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
sunxi_gpio_set_drv(pin, 3);
|
|
|
|
}
|
|
|
|
for (pin = SUNXI_GPA(19); pin <= SUNXI_GPA(20); pin++) {
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
sunxi_gpio_set_drv(pin, 3);
|
|
|
|
}
|
|
|
|
for (pin = SUNXI_GPA(25); pin <= SUNXI_GPA(27); pin++) {
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
sunxi_gpio_set_drv(pin, 3);
|
|
|
|
}
|
|
|
|
#elif defined CONFIG_GMII
|
|
|
|
/* Configure sun6i GMII mode pin mux settings */
|
|
|
|
for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(27); pin++) {
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
sunxi_gpio_set_drv(pin, 2);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
/* Configure sun6i MII mode pin mux settings */
|
|
|
|
for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(3); pin++)
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
for (pin = SUNXI_GPA(8); pin <= SUNXI_GPA(9); pin++)
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
for (pin = SUNXI_GPA(11); pin <= SUNXI_GPA(14); pin++)
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
for (pin = SUNXI_GPA(19); pin <= SUNXI_GPA(24); pin++)
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
for (pin = SUNXI_GPA(26); pin <= SUNXI_GPA(27); pin++)
|
2015-03-22 17:12:22 +00:00
|
|
|
sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_GMAC);
|
2014-11-21 16:19:45 +00:00
|
|
|
#endif
|
2014-05-05 10:52:28 +00:00
|
|
|
|
2015-04-05 22:07:42 +00:00
|
|
|
#ifdef CONFIG_DM_ETH
|
|
|
|
return 0;
|
|
|
|
#else
|
|
|
|
# ifdef CONFIG_RGMII
|
2014-05-05 10:52:28 +00:00
|
|
|
return designware_initialize(SUNXI_GMAC_BASE, PHY_INTERFACE_MODE_RGMII);
|
2015-04-05 22:07:42 +00:00
|
|
|
# elif defined CONFIG_GMII
|
2014-11-21 16:19:45 +00:00
|
|
|
return designware_initialize(SUNXI_GMAC_BASE, PHY_INTERFACE_MODE_GMII);
|
2015-04-05 22:07:42 +00:00
|
|
|
# else
|
2014-06-09 09:37:01 +00:00
|
|
|
return designware_initialize(SUNXI_GMAC_BASE, PHY_INTERFACE_MODE_MII);
|
2015-04-05 22:07:42 +00:00
|
|
|
# endif
|
2014-06-09 09:37:01 +00:00
|
|
|
#endif
|
2014-05-05 10:52:28 +00:00
|
|
|
}
|