2005-08-01 14:49:12 +00:00
|
|
|
/*
|
2007-04-29 12:13:01 +00:00
|
|
|
* (C) Copyright 2005-2007
|
2005-08-01 14:49:12 +00:00
|
|
|
* Stefan Roese, DENX Software Engineering, sr@denx.de.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
/************************************************************************
|
|
|
|
* bamboo.h - configuration for BAMBOO board
|
|
|
|
***********************************************************************/
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* High Level Configuration Options
|
|
|
|
*----------------------------------------------------------------------*/
|
2005-08-04 15:09:16 +00:00
|
|
|
#define CONFIG_BAMBOO 1 /* Board is BAMBOO */
|
2005-08-08 10:42:22 +00:00
|
|
|
#define CONFIG_440EP 1 /* Specific PPC440EP support */
|
2007-06-15 09:19:28 +00:00
|
|
|
#define CONFIG_440 1 /* ... PPC440 family */
|
2005-08-04 15:09:16 +00:00
|
|
|
#define CONFIG_4xx 1 /* ... PPC4xx family */
|
2005-08-01 14:49:12 +00:00
|
|
|
#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
|
|
|
|
|
2008-06-06 13:55:03 +00:00
|
|
|
/*
|
|
|
|
* Include common defines/options for all AMCC eval boards
|
|
|
|
*/
|
|
|
|
#define CONFIG_HOSTNAME bamboo
|
|
|
|
#include "amcc-common.h"
|
|
|
|
|
2005-08-11 15:56:56 +00:00
|
|
|
#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Please note that, if NAND support is enabled, the 2nd ethernet port
|
|
|
|
* can't be used because of pin multiplexing. So, if you want to use the
|
|
|
|
* 2nd ethernet port you have to "undef" the following define.
|
|
|
|
*/
|
|
|
|
#define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
|
|
|
|
|
2005-08-01 14:49:12 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Base addresses -- Note these are effective addresses where the
|
|
|
|
* actual resources get mapped (not physical addresses)
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
|
|
|
|
#define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
|
|
|
|
#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
|
|
|
|
#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
|
|
|
|
#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
|
2005-08-01 14:49:12 +00:00
|
|
|
|
|
|
|
/*Don't change either of these*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
|
|
|
|
#define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
|
2005-08-01 14:49:12 +00:00
|
|
|
/*Don't change either of these*/
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_USB_DEVICE 0x50000000
|
|
|
|
#define CONFIG_SYS_NVRAM_BASE_ADDR 0x80000000
|
|
|
|
#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
|
|
|
|
#define CONFIG_SYS_NAND_ADDR 0x90000000
|
|
|
|
#define CONFIG_SYS_NAND2_ADDR 0x94000000
|
2005-08-01 14:49:12 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Initial RAM & stack pointer (placed in SDRAM)
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
|
|
|
|
#define CONFIG_SYS_INIT_RAM_END (4 << 10)
|
|
|
|
#define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
|
|
|
|
#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
|
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
|
2005-08-01 14:49:12 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Serial Port
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
|
2005-08-04 15:09:16 +00:00
|
|
|
/* define this if you want console on UART1 */
|
2005-08-01 14:49:12 +00:00
|
|
|
#undef CONFIG_UART1_CONSOLE
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* NVRAM/RTC
|
|
|
|
*
|
|
|
|
* NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
|
|
|
|
* The DS1558 code assumes this condition
|
|
|
|
*
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
|
2005-08-04 15:09:16 +00:00
|
|
|
#define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Environment
|
|
|
|
*----------------------------------------------------------------------*/
|
2007-06-01 13:27:11 +00:00
|
|
|
#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
|
2008-09-10 20:48:04 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
|
2005-08-04 15:09:16 +00:00
|
|
|
#else
|
2008-09-10 20:47:58 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
|
2005-08-04 15:09:16 +00:00
|
|
|
#endif
|
2005-08-01 14:49:12 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* FLASH related
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#undef CONFIG_SYS_FLASH_CHECKSUM
|
|
|
|
#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
|
|
|
|
#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_ADDR0 0x555
|
|
|
|
#define CONFIG_SYS_FLASH_ADDR1 0x2aa
|
|
|
|
#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
|
|
|
|
#define CONFIG_SYS_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2008-09-10 20:48:04 +00:00
|
|
|
#ifdef CONFIG_ENV_IS_IN_FLASH
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
|
2005-08-04 15:09:16 +00:00
|
|
|
|
|
|
|
/* Address and size of Redundant Environment Sector */
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
|
|
|
|
#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
|
2008-09-10 20:48:04 +00:00
|
|
|
#endif /* CONFIG_ENV_IS_IN_FLASH */
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2007-06-01 13:27:11 +00:00
|
|
|
/*
|
|
|
|
* IPL (Initial Program Loader, integrated inside CPU)
|
|
|
|
* Will load first 4k from NAND (SPL) into cache and execute it from there.
|
|
|
|
*
|
|
|
|
* SPL (Secondary Program Loader)
|
|
|
|
* Will load special U-Boot version (NUB) from NAND and execute it. This SPL
|
|
|
|
* has to fit into 4kByte. It sets up the CPU and configures the SDRAM
|
|
|
|
* controller and the NAND controller so that the special U-Boot image can be
|
|
|
|
* loaded from NAND to SDRAM.
|
|
|
|
*
|
|
|
|
* NUB (NAND U-Boot)
|
|
|
|
* This NAND U-Boot (NUB) is a special U-Boot version which can be started
|
|
|
|
* from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
|
|
|
|
*
|
|
|
|
* On 440EPx the SPL is copied to SDRAM before the NAND controller is
|
|
|
|
* set up. While still running from cache, I experienced problems accessing
|
|
|
|
* the NAND controller. sr - 2006-08-25
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
|
|
|
|
#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
|
|
|
|
#define CONFIG_SYS_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
|
|
|
|
#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
|
2007-06-01 13:27:11 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
|
2007-06-01 13:27:11 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Now the NAND chip has to be defined (no autodetection used!)
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
|
|
|
|
#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
|
|
|
|
#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
|
|
|
|
#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
|
|
|
|
#define CONFIG_SYS_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_ECCSIZE 256
|
|
|
|
#define CONFIG_SYS_NAND_ECCBYTES 3
|
|
|
|
#define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
|
|
|
|
#define CONFIG_SYS_NAND_OOBSIZE 16
|
|
|
|
#define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
|
|
|
|
#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
|
2007-06-01 13:27:11 +00:00
|
|
|
|
2008-09-10 20:47:58 +00:00
|
|
|
#ifdef CONFIG_ENV_IS_IN_NAND
|
2007-06-01 13:27:11 +00:00
|
|
|
/*
|
|
|
|
* For NAND booting the environment is embedded in the U-Boot image. Please take
|
|
|
|
* look at the file board/amcc/sequoia/u-boot-nand.lds for details.
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
|
|
|
|
#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
|
2007-06-01 13:27:11 +00:00
|
|
|
#endif
|
|
|
|
|
2005-08-11 15:56:56 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
2007-04-29 12:13:01 +00:00
|
|
|
* NAND FLASH
|
2005-08-11 15:56:56 +00:00
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 2
|
|
|
|
#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
|
|
|
|
#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_ADDR + 2 }
|
|
|
|
#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
|
2005-08-11 15:56:56 +00:00
|
|
|
|
2007-06-01 13:27:11 +00:00
|
|
|
#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_CS 1
|
2007-06-01 13:27:11 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
|
2007-06-01 13:27:11 +00:00
|
|
|
/* Memory Bank 0 (NAND-FLASH) initialization */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_PB0AP 0x018003c0
|
|
|
|
#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
|
2007-06-01 13:27:11 +00:00
|
|
|
#endif
|
|
|
|
|
2005-08-01 14:49:12 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* DDR SDRAM
|
2005-08-04 15:09:16 +00:00
|
|
|
*----------------------------------------------------------------------------- */
|
|
|
|
#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
|
2005-11-15 15:04:58 +00:00
|
|
|
#undef CONFIG_DDR_ECC /* don't use ECC */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
|
|
|
|
#define SPD_EEPROM_ADDRESS {CONFIG_SYS_SIMULATE_SPD_EEPROM, 0x50, 0x51}
|
|
|
|
#define CONFIG_SYS_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */
|
2007-07-31 08:24:56 +00:00
|
|
|
#define CONFIG_PROG_SDRAM_TLB
|
2005-08-01 14:49:12 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* I2C
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_I2C_MULTI_EEPROMS
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2008-09-05 07:19:30 +00:00
|
|
|
#ifdef CONFIG_ENV_IS_IN_EEPROM
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SIZE 0x200 /* Size of Environment vars */
|
|
|
|
#define CONFIG_ENV_OFFSET 0x0
|
2008-09-05 07:19:30 +00:00
|
|
|
#endif /* CONFIG_ENV_IS_IN_EEPROM */
|
2005-08-04 15:09:16 +00:00
|
|
|
|
2008-06-06 13:55:03 +00:00
|
|
|
/*
|
|
|
|
* Default environment variables
|
|
|
|
*/
|
2005-08-04 15:09:16 +00:00
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2008-06-06 13:55:03 +00:00
|
|
|
CONFIG_AMCC_DEF_ENV \
|
|
|
|
CONFIG_AMCC_DEF_ENV_POWERPC \
|
|
|
|
CONFIG_AMCC_DEF_ENV_PPC_OLD \
|
|
|
|
CONFIG_AMCC_DEF_ENV_NOR_UPD \
|
|
|
|
CONFIG_AMCC_DEF_ENV_NAND_UPD \
|
2005-08-04 15:09:16 +00:00
|
|
|
"kernel_addr=fff00000\0" \
|
|
|
|
"ramdisk_addr=fff10000\0" \
|
|
|
|
""
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2008-05-08 09:05:15 +00:00
|
|
|
#define CONFIG_HAS_ETH0
|
2005-08-04 15:09:16 +00:00
|
|
|
#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
|
2005-08-16 16:18:00 +00:00
|
|
|
#define CONFIG_PHY1_ADDR 1
|
2005-08-11 15:56:56 +00:00
|
|
|
|
|
|
|
#ifndef CONFIG_BAMBOO_NAND
|
2005-08-01 14:49:12 +00:00
|
|
|
#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
|
2005-08-11 15:56:56 +00:00
|
|
|
#endif /* CONFIG_BAMBOO_NAND */
|
|
|
|
|
2005-08-08 10:42:22 +00:00
|
|
|
#ifdef CONFIG_440EP
|
2005-08-01 14:49:12 +00:00
|
|
|
/* USB */
|
|
|
|
#define CONFIG_USB_OHCI
|
|
|
|
#define CONFIG_USB_STORAGE
|
|
|
|
|
|
|
|
/*Comment this out to enable USB 1.1 device*/
|
|
|
|
#define USB_2_0_DEVICE
|
2005-08-08 10:42:22 +00:00
|
|
|
#endif /*CONFIG_440EP*/
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2007-07-10 14:29:01 +00:00
|
|
|
/*
|
2008-06-06 13:55:03 +00:00
|
|
|
* Commands additional to the ones defined in amcc-common.h
|
2007-07-10 14:29:01 +00:00
|
|
|
*/
|
2007-07-05 03:31:49 +00:00
|
|
|
#define CONFIG_CMD_DATE
|
2008-06-06 13:55:03 +00:00
|
|
|
#define CONFIG_CMD_EXT2
|
|
|
|
#define CONFIG_CMD_FAT
|
2007-07-05 03:31:49 +00:00
|
|
|
#define CONFIG_CMD_PCI
|
|
|
|
#define CONFIG_CMD_SDRAM
|
|
|
|
#define CONFIG_CMD_SNTP
|
2008-06-06 13:55:03 +00:00
|
|
|
#define CONFIG_CMD_USB
|
2007-07-05 03:31:49 +00:00
|
|
|
|
2005-08-11 15:56:56 +00:00
|
|
|
#ifdef CONFIG_BAMBOO_NAND
|
2007-07-05 03:31:49 +00:00
|
|
|
#define CONFIG_CMD_NAND
|
|
|
|
#endif
|
2005-08-11 15:56:56 +00:00
|
|
|
|
2005-10-14 13:37:34 +00:00
|
|
|
#define CONFIG_SUPPORT_VFAT
|
|
|
|
|
2008-06-06 13:55:03 +00:00
|
|
|
/* Partitions */
|
|
|
|
#define CONFIG_MAC_PARTITION
|
|
|
|
#define CONFIG_DOS_PARTITION
|
|
|
|
#define CONFIG_ISO_PARTITION
|
2006-07-27 14:14:05 +00:00
|
|
|
|
2005-08-01 14:49:12 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* PCI stuff
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
*/
|
|
|
|
/* General PCI */
|
2005-08-11 15:56:56 +00:00
|
|
|
#define CONFIG_PCI /* include pci support */
|
|
|
|
#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
|
2005-08-04 15:09:16 +00:00
|
|
|
#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
|
2005-08-01 14:49:12 +00:00
|
|
|
|
|
|
|
/* Board-specific PCI */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCI_TARGET_INIT
|
|
|
|
#define CONFIG_SYS_PCI_MASTER_INIT
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
|
|
|
|
#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
|
2005-08-01 14:49:12 +00:00
|
|
|
|
|
|
|
#endif /* __CONFIG_H */
|