2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-07-25 06:44:27 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2015 Marek Vasut <marex@denx.de>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/arch/clock_manager.h>
|
2015-08-02 19:12:09 +00:00
|
|
|
#include <qts/pll_config.h>
|
2015-07-25 06:44:27 +00:00
|
|
|
|
|
|
|
#define MAIN_VCO_BASE ( \
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_VCO_DENOM << \
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_VCO_DENOM_OFFSET) | \
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_VCO_NUMER << \
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_VCO_NUMER_OFFSET) \
|
|
|
|
)
|
|
|
|
|
|
|
|
#define PERI_VCO_BASE ( \
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_VCO_PSRC << \
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_VCO_PSRC_OFFSET) | \
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_VCO_DENOM << \
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_VCO_DENOM_OFFSET) | \
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_VCO_NUMER << \
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_VCO_NUMER_OFFSET) \
|
|
|
|
)
|
|
|
|
|
|
|
|
#define SDR_VCO_BASE ( \
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_VCO_SSRC << \
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_VCO_SSRC_OFFSET) | \
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_VCO_DENOM << \
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_VCO_DENOM_OFFSET) | \
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_VCO_NUMER << \
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_VCO_NUMER_OFFSET) \
|
|
|
|
)
|
|
|
|
|
|
|
|
static const struct cm_config cm_default_cfg = {
|
|
|
|
/* main group */
|
|
|
|
MAIN_VCO_BASE,
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_MPUCLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_MPUCLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_MAINCLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_MAINCLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_DBGATCLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_DBGATCLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_MAINQSPICLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_MAINQSPICLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_MAINNANDSDMMCCLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_PERNANDSDMMCCLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_CFGS2FUSER0CLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_CFGS2FUSER0CLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_MAINDIV_L3MPCLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_MAINDIV_L3MPCLK_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_MAINDIV_L3SPCLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_MAINDIV_L3SPCLK_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_MAINDIV_L4MPCLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_MAINDIV_L4MPCLK_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_MAINDIV_L4SPCLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_MAINDIV_L4SPCLK_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_DBGDIV_DBGATCLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_DBGDIV_DBGATCLK_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_DBGDIV_DBGCLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_DBGDIV_DBGCLK_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_TRACEDIV_TRACECLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_TRACEDIV_TRACECLK_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_L4SRC_L4MP <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_L4SRC_L4MP_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_MAINPLLGRP_L4SRC_L4SP <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_MAINPLLGRP_L4SRC_L4SP_OFFSET),
|
|
|
|
|
|
|
|
/* peripheral group */
|
|
|
|
PERI_VCO_BASE,
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_EMAC0CLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_EMAC0CLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_EMAC1CLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_EMAC1CLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_PERQSPICLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_PERQSPICLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_PERNANDSDMMCCLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_PERNANDSDMMCCLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_PERBASECLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_PERBASECLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_S2FUSER1CLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_S2FUSER1CLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_DIV_USBCLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_DIV_USBCLK_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_DIV_SPIMCLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_DIV_SPIMCLK_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_DIV_CAN0CLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_DIV_CAN0CLK_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_DIV_CAN1CLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_DIV_CAN1CLK_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_GPIODIV_GPIODBCLK <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_GPIODIV_GPIODBCLK_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_SRC_QSPI <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_SRC_QSPI_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_SRC_NAND <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_SRC_NAND_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_PERPLLGRP_SRC_SDMMC <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_PERPLLGRP_SRC_SDMMC_OFFSET),
|
|
|
|
|
|
|
|
/* sdram pll group */
|
|
|
|
SDR_VCO_BASE,
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_DDRDQSCLK_PHASE <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_DDRDQSCLK_PHASE_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_DDRDQSCLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_DDR2XDQSCLK_PHASE <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_DDR2XDQSCLK_PHASE_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_DDR2XDQSCLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_DDR2XDQSCLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_DDRDQCLK_PHASE <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_DDRDQCLK_PHASE_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_DDRDQCLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_DDRDQCLK_CNT_OFFSET),
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_S2FUSER2CLK_PHASE <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_S2FUSER2CLK_PHASE_OFFSET) |
|
2022-10-29 00:27:14 +00:00
|
|
|
(CFG_HPS_SDRPLLGRP_S2FUSER2CLK_CNT <<
|
2015-07-25 06:44:27 +00:00
|
|
|
CLKMGR_SDRPLLGRP_S2FUSER2CLK_CNT_OFFSET),
|
2017-01-31 18:33:08 +00:00
|
|
|
|
|
|
|
/* altera group */
|
2022-10-29 00:27:14 +00:00
|
|
|
CFG_HPS_ALTERAGRP_MPUCLK,
|
2015-07-25 06:44:27 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
const struct cm_config * const cm_get_default_config(void)
|
|
|
|
{
|
|
|
|
return &cm_default_cfg;
|
|
|
|
}
|
|
|
|
|
|
|
|
const unsigned int cm_get_osc_clk_hz(const int osc)
|
|
|
|
{
|
|
|
|
if (osc == 1)
|
2022-10-29 00:27:14 +00:00
|
|
|
return CFG_HPS_CLK_OSC1_HZ;
|
2015-07-25 06:44:27 +00:00
|
|
|
else if (osc == 2)
|
2022-10-29 00:27:14 +00:00
|
|
|
return CFG_HPS_CLK_OSC2_HZ;
|
2015-07-25 06:44:27 +00:00
|
|
|
else
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
const unsigned int cm_get_f2s_per_ref_clk_hz(void)
|
|
|
|
{
|
2022-10-29 00:27:14 +00:00
|
|
|
return CFG_HPS_CLK_F2S_PER_REF_HZ;
|
2015-07-25 06:44:27 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
const unsigned int cm_get_f2s_sdr_ref_clk_hz(void)
|
|
|
|
{
|
2022-10-29 00:27:14 +00:00
|
|
|
return CFG_HPS_CLK_F2S_SDR_REF_HZ;
|
2015-07-25 06:44:27 +00:00
|
|
|
}
|