2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2007-08-17 00:23:50 +00:00
|
|
|
/*
|
|
|
|
*
|
|
|
|
* (C) Copyright 2000-2003
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
2012-03-26 21:49:06 +00:00
|
|
|
* Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
|
2007-08-17 00:23:50 +00:00
|
|
|
* TsiChung Liew (Tsi-Chung.Liew@freescale.com)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-12-28 17:44:58 +00:00
|
|
|
#include <clock_legacy.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2007-08-17 00:23:50 +00:00
|
|
|
#include <asm/processor.h>
|
|
|
|
|
|
|
|
#include <asm/immap.h>
|
2012-03-26 21:49:06 +00:00
|
|
|
#include <asm/io.h>
|
2007-08-17 00:23:50 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
/*
|
|
|
|
* get_clocks() fills in gd->cpu_clock and gd->bus_clk
|
|
|
|
*/
|
|
|
|
int get_clocks(void)
|
|
|
|
{
|
2012-03-26 21:49:06 +00:00
|
|
|
pll_t *pll = (pll_t *)(MMAP_PLL);
|
2007-08-17 00:23:50 +00:00
|
|
|
|
2012-03-26 21:49:06 +00:00
|
|
|
out_be32(&pll->syncr, PLL_SYNCR_MFD(1));
|
2007-08-17 00:23:50 +00:00
|
|
|
|
2012-03-26 21:49:06 +00:00
|
|
|
while (!(in_be32(&pll->synsr) & PLL_SYNSR_LOCK))
|
|
|
|
;
|
2007-08-18 12:33:02 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
gd->bus_clk = CONFIG_SYS_CLK;
|
2007-08-17 00:23:50 +00:00
|
|
|
gd->cpu_clk = (gd->bus_clk * 2);
|
2007-08-18 12:33:02 +00:00
|
|
|
|
2012-10-24 11:48:22 +00:00
|
|
|
#ifdef CONFIG_SYS_I2C_FSL
|
2012-12-13 20:48:49 +00:00
|
|
|
gd->arch.i2c1_clk = gd->bus_clk;
|
2008-08-18 21:01:19 +00:00
|
|
|
#endif
|
|
|
|
|
2007-08-17 00:23:50 +00:00
|
|
|
return (0);
|
|
|
|
}
|