2002-11-03 00:24:07 +00:00
|
|
|
/*
|
|
|
|
* armboot - Startup Code for XScale
|
|
|
|
*
|
|
|
|
* Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
|
|
|
|
* Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
|
|
|
|
* Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
|
2003-12-06 19:49:23 +00:00
|
|
|
* Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
|
2003-03-06 21:55:29 +00:00
|
|
|
* Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
|
2006-03-06 22:18:48 +00:00
|
|
|
* Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
|
|
|
|
* Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
|
2010-10-20 17:36:39 +00:00
|
|
|
* Copyright (c) 2010 Marek Vasut <marek.vasut@gmail.com>
|
2002-11-03 00:24:07 +00:00
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
2002-11-05 00:17:55 +00:00
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
2002-11-03 00:24:07 +00:00
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
2010-10-26 12:34:52 +00:00
|
|
|
#include <asm-offsets.h>
|
2002-11-03 00:24:07 +00:00
|
|
|
#include <config.h>
|
|
|
|
#include <version.h>
|
2006-02-28 22:11:07 +00:00
|
|
|
#include <asm/arch/pxa-regs.h>
|
2010-09-28 13:44:10 +00:00
|
|
|
|
|
|
|
/* takes care the CP15 update has taken place */
|
|
|
|
.macro CPWAIT reg
|
|
|
|
mrc p15,0,\reg,c2,c0,0
|
|
|
|
mov \reg,\reg
|
|
|
|
sub pc,pc,#4
|
|
|
|
.endm
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
.globl _start
|
2002-11-05 00:17:55 +00:00
|
|
|
_start: b reset
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifdef CONFIG_SPL_BUILD
|
2010-07-06 00:48:35 +00:00
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
ldr pc, _hang
|
|
|
|
|
|
|
|
_hang:
|
|
|
|
.word do_hang
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678
|
|
|
|
.word 0x12345678 /* now 16*4=64 */
|
|
|
|
#else
|
2002-11-03 00:24:07 +00:00
|
|
|
ldr pc, _undefined_instruction
|
|
|
|
ldr pc, _software_interrupt
|
|
|
|
ldr pc, _prefetch_abort
|
|
|
|
ldr pc, _data_abort
|
|
|
|
ldr pc, _not_used
|
|
|
|
ldr pc, _irq
|
|
|
|
ldr pc, _fiq
|
|
|
|
|
2002-11-05 00:17:55 +00:00
|
|
|
_undefined_instruction: .word undefined_instruction
|
2002-11-03 00:24:07 +00:00
|
|
|
_software_interrupt: .word software_interrupt
|
|
|
|
_prefetch_abort: .word prefetch_abort
|
|
|
|
_data_abort: .word data_abort
|
|
|
|
_not_used: .word not_used
|
|
|
|
_irq: .word irq
|
|
|
|
_fiq: .word fiq
|
2011-07-13 05:11:07 +00:00
|
|
|
#endif /* CONFIG_SPL_BUILD */
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
.balignl 16,0xdeadbeef
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Startup Code (reset vector)
|
|
|
|
*
|
2003-12-06 19:49:23 +00:00
|
|
|
* do important init only if we don't start from RAM!
|
2007-12-30 02:30:56 +00:00
|
|
|
* - relocate armboot to RAM
|
2002-11-03 00:24:07 +00:00
|
|
|
* - setup stack
|
|
|
|
* - jump to second stage
|
|
|
|
*/
|
|
|
|
|
2010-09-17 11:10:46 +00:00
|
|
|
.globl _TEXT_BASE
|
2002-11-03 00:24:07 +00:00
|
|
|
_TEXT_BASE:
|
2010-10-07 19:51:12 +00:00
|
|
|
.word CONFIG_SYS_TEXT_BASE
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
/*
|
2004-02-08 19:38:38 +00:00
|
|
|
* These are defined in the board-specific linker script.
|
2003-03-06 13:39:27 +00:00
|
|
|
*/
|
2010-10-20 17:36:39 +00:00
|
|
|
.globl _bss_start_ofs
|
|
|
|
_bss_start_ofs:
|
|
|
|
.word __bss_start - _start
|
2003-03-06 13:39:27 +00:00
|
|
|
|
2010-10-20 17:36:39 +00:00
|
|
|
.globl _bss_end_ofs
|
|
|
|
_bss_end_ofs:
|
2011-03-01 22:59:59 +00:00
|
|
|
.word __bss_end__ - _start
|
2003-03-06 13:39:27 +00:00
|
|
|
|
2011-03-01 23:02:04 +00:00
|
|
|
.globl _end_ofs
|
|
|
|
_end_ofs:
|
|
|
|
.word _end - _start
|
|
|
|
|
2002-11-03 00:24:07 +00:00
|
|
|
#ifdef CONFIG_USE_IRQ
|
|
|
|
/* IRQ stack memory (calculated at run-time) */
|
|
|
|
.globl IRQ_STACK_START
|
|
|
|
IRQ_STACK_START:
|
|
|
|
.word 0x0badc0de
|
|
|
|
|
|
|
|
/* IRQ stack memory (calculated at run-time) */
|
|
|
|
.globl FIQ_STACK_START
|
|
|
|
FIQ_STACK_START:
|
|
|
|
.word 0x0badc0de
|
2007-12-30 02:30:56 +00:00
|
|
|
#endif /* CONFIG_USE_IRQ */
|
2002-11-03 00:24:07 +00:00
|
|
|
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2010-09-17 11:10:46 +00:00
|
|
|
/* IRQ stack memory (calculated at run-time) + 8 bytes */
|
|
|
|
.globl IRQ_STACK_START_IN
|
|
|
|
IRQ_STACK_START_IN:
|
|
|
|
.word 0x0badc0de
|
|
|
|
|
|
|
|
/*
|
|
|
|
* the actual reset code
|
|
|
|
*/
|
|
|
|
|
|
|
|
reset:
|
|
|
|
/*
|
|
|
|
* set the cpu to SVC32 mode
|
|
|
|
*/
|
|
|
|
mrs r0,cpsr
|
|
|
|
bic r0,r0,#0x1f
|
|
|
|
orr r0,r0,#0xd3
|
|
|
|
msr cpsr,r0
|
|
|
|
|
|
|
|
/*
|
2010-09-28 13:44:10 +00:00
|
|
|
* Enable MMU to use DCache as DRAM
|
2010-09-17 11:10:46 +00:00
|
|
|
*/
|
2010-09-28 13:44:10 +00:00
|
|
|
/* Domain access -- enable for all CPs */
|
|
|
|
ldr r0, =0x0000ffff
|
|
|
|
mcr p15, 0, r0, c3, c0, 0
|
|
|
|
|
|
|
|
/* Point TTBR to MMU table */
|
|
|
|
ldr r0, =mmu_table
|
|
|
|
adr r2, _start
|
|
|
|
orr r0, r2
|
|
|
|
mcr p15, 0, r0, c2, c0, 0
|
|
|
|
|
|
|
|
/* !!! Hereby, check if the code is running from SRAM !!! */
|
|
|
|
/* If the code is running from SRAM, alias SRAM to 0x0 to simulate NOR. The code
|
|
|
|
* is linked to 0x0 too, so this makes things easier. */
|
|
|
|
cmp r2, #0x5c000000
|
|
|
|
|
|
|
|
ldreq r1, [r0]
|
|
|
|
orreq r1, r2
|
|
|
|
streq r1, [r0]
|
|
|
|
|
|
|
|
/* Kick in MMU, ICache, DCache, BTB */
|
|
|
|
mrc p15, 0, r0, c1, c0, 0
|
|
|
|
bic r0, #0x1b00
|
|
|
|
bic r0, #0x0087
|
|
|
|
orr r0, #0x1800
|
|
|
|
orr r0, #0x0005
|
|
|
|
mcr p15, 0, r0, c1, c0, 0
|
|
|
|
CPWAIT r0
|
|
|
|
|
|
|
|
/* Unlock Icache, Dcache */
|
|
|
|
mcr p15, 0, r0, c9, c1, 1
|
|
|
|
mcr p15, 0, r0, c9, c2, 1
|
|
|
|
|
|
|
|
/* Flush Icache, Dcache, BTB */
|
|
|
|
mcr p15, 0, r0, c7, c7, 0
|
|
|
|
|
|
|
|
/* Unlock I-TLB, D-TLB */
|
|
|
|
mcr p15, 0, r0, c10, c4, 1
|
|
|
|
mcr p15, 0, r0, c10, c8, 1
|
|
|
|
|
|
|
|
/* Flush TLB */
|
|
|
|
mcr p15, 0, r0, c8, c7, 0
|
|
|
|
/* Allocate 4096 bytes of Dcache as RAM */
|
|
|
|
|
|
|
|
/* Drain pending loads and stores */
|
|
|
|
mcr p15, 0, r0, c7, c10, 4
|
|
|
|
|
|
|
|
mov r4, #0x00
|
|
|
|
mov r5, #0x00
|
|
|
|
mov r2, #0x01
|
|
|
|
mcr p15, 0, r0, c9, c2, 0
|
|
|
|
CPWAIT r0
|
|
|
|
|
|
|
|
/* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
|
|
|
|
mov r0, #128
|
|
|
|
mov r1, #0xa0000000
|
|
|
|
alloc:
|
|
|
|
mcr p15, 0, r1, c7, c2, 5
|
|
|
|
/* Drain pending loads and stores */
|
|
|
|
mcr p15, 0, r0, c7, c10, 4
|
|
|
|
strd r4, [r1], #8
|
|
|
|
strd r4, [r1], #8
|
|
|
|
strd r4, [r1], #8
|
|
|
|
strd r4, [r1], #8
|
|
|
|
subs r0, #0x01
|
|
|
|
bne alloc
|
|
|
|
/* Drain pending loads and stores */
|
|
|
|
mcr p15, 0, r0, c7, c10, 4
|
|
|
|
mov r2, #0x00
|
|
|
|
mcr p15, 0, r2, c9, c2, 0
|
|
|
|
CPWAIT r0
|
|
|
|
|
|
|
|
/* Jump to 0x0 ( + offset) if running from SRAM */
|
|
|
|
adr r0, zerojmp
|
|
|
|
bic r0, #0x5c000000
|
|
|
|
mov pc, r0
|
|
|
|
zerojmp:
|
2010-09-17 11:10:46 +00:00
|
|
|
|
|
|
|
/* Set stackpointer in internal RAM to call board_init_f */
|
|
|
|
call_board_init_f:
|
|
|
|
ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
|
2010-11-12 06:53:55 +00:00
|
|
|
bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
|
2010-09-17 11:10:46 +00:00
|
|
|
ldr r0,=0x00000000
|
|
|
|
bl board_init_f
|
|
|
|
|
|
|
|
/*------------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* void relocate_code (addr_sp, gd, addr_moni)
|
|
|
|
*
|
|
|
|
* This "function" does not return, instead it continues in RAM
|
|
|
|
* after relocating the monitor code.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
.globl relocate_code
|
|
|
|
relocate_code:
|
|
|
|
mov r4, r0 /* save addr_sp */
|
|
|
|
mov r5, r1 /* save addr of gd */
|
|
|
|
mov r6, r2 /* save addr of destination */
|
|
|
|
|
|
|
|
/* Set up the stack */
|
|
|
|
stack_setup:
|
|
|
|
mov sp, r4
|
|
|
|
|
|
|
|
adr r0, _start
|
2010-11-30 23:58:34 +00:00
|
|
|
cmp r0, r6
|
|
|
|
beq clear_bss /* skip relocation */
|
2010-11-30 23:58:33 +00:00
|
|
|
mov r1, r6 /* r1 <- scratch for copy_loop */
|
2010-10-20 17:36:39 +00:00
|
|
|
ldr r3, _bss_start_ofs
|
|
|
|
add r2, r0, r3 /* r2 <- source end address */
|
2010-09-17 11:10:46 +00:00
|
|
|
|
2010-09-28 13:44:10 +00:00
|
|
|
stmfd sp!, {r0-r12}
|
2010-09-17 11:10:46 +00:00
|
|
|
copy_loop:
|
2010-09-28 13:44:10 +00:00
|
|
|
ldmia r0!, {r3-r5, r7-r11} /* copy from source address [r0] */
|
2010-11-30 23:58:33 +00:00
|
|
|
stmia r1!, {r3-r5, r7-r11} /* copy to target address [r1] */
|
2010-10-05 14:06:39 +00:00
|
|
|
cmp r0, r2 /* until source end address [r2] */
|
|
|
|
blo copy_loop
|
2010-09-28 13:44:10 +00:00
|
|
|
ldmfd sp!, {r0-r12}
|
2010-09-17 11:10:46 +00:00
|
|
|
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2010-10-20 17:36:39 +00:00
|
|
|
/*
|
|
|
|
* fix .rel.dyn relocations
|
|
|
|
*/
|
|
|
|
ldr r0, _TEXT_BASE /* r0 <- Text base */
|
2010-11-30 23:58:33 +00:00
|
|
|
sub r9, r6, r0 /* r9 <- relocation offset */
|
2010-10-20 17:36:39 +00:00
|
|
|
ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
|
|
|
|
add r10, r10, r0 /* r10 <- sym table in FLASH */
|
|
|
|
ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
|
|
|
|
add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
|
|
|
|
ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
|
|
|
|
add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
|
2010-09-17 11:10:46 +00:00
|
|
|
fixloop:
|
2010-10-20 17:36:39 +00:00
|
|
|
ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
|
|
|
|
add r0, r9 /* r0 <- location to fix up in RAM */
|
|
|
|
ldr r1, [r2, #4]
|
2010-11-30 23:58:35 +00:00
|
|
|
and r7, r1, #0xff
|
|
|
|
cmp r7, #23 /* relative fixup? */
|
2010-10-20 17:36:39 +00:00
|
|
|
beq fixrel
|
2010-11-30 23:58:35 +00:00
|
|
|
cmp r7, #2 /* absolute fixup? */
|
2010-10-20 17:36:39 +00:00
|
|
|
beq fixabs
|
|
|
|
/* ignore unknown type of fixup */
|
|
|
|
b fixnext
|
|
|
|
fixabs:
|
|
|
|
/* absolute fix: set location to (offset) symbol value */
|
|
|
|
mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
|
|
|
|
add r1, r10, r1 /* r1 <- address of symbol in table */
|
|
|
|
ldr r1, [r1, #4] /* r1 <- symbol value */
|
2010-12-09 10:26:24 +00:00
|
|
|
add r1, r1, r9 /* r1 <- relocated sym addr */
|
2010-10-20 17:36:39 +00:00
|
|
|
b fixnext
|
|
|
|
fixrel:
|
|
|
|
/* relative fix: increase location by offset */
|
|
|
|
ldr r1, [r0]
|
|
|
|
add r1, r1, r9
|
|
|
|
fixnext:
|
|
|
|
str r1, [r0]
|
|
|
|
add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
|
2010-09-17 11:10:46 +00:00
|
|
|
cmp r2, r3
|
2010-10-20 17:36:39 +00:00
|
|
|
blo fixloop
|
2011-07-13 05:11:07 +00:00
|
|
|
#endif /* #ifndef CONFIG_SPL_BUILD */
|
2010-09-17 11:10:46 +00:00
|
|
|
|
|
|
|
clear_bss:
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2010-10-20 17:36:39 +00:00
|
|
|
ldr r0, _bss_start_ofs
|
|
|
|
ldr r1, _bss_end_ofs
|
2010-11-30 23:58:33 +00:00
|
|
|
mov r4, r6 /* reloc addr */
|
2010-09-17 11:10:46 +00:00
|
|
|
add r0, r0, r4
|
|
|
|
add r1, r1, r4
|
|
|
|
mov r2, #0x00000000 /* clear */
|
|
|
|
|
|
|
|
clbss_l:str r2, [r0] /* clear loop... */
|
|
|
|
add r0, r0, #4
|
|
|
|
cmp r0, r1
|
|
|
|
bne clbss_l
|
2011-07-13 05:11:07 +00:00
|
|
|
#endif /* #ifndef CONFIG_SPL_BUILD */
|
2010-09-17 11:10:46 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* We are done. Do not return, instead branch to second part of board
|
|
|
|
* initialization, now running from RAM.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_ONENAND_IPL
|
2010-10-20 17:36:39 +00:00
|
|
|
ldr r0, _start_oneboot_ofs
|
|
|
|
mov pc, r0
|
2010-09-17 11:10:46 +00:00
|
|
|
|
2010-10-20 17:36:39 +00:00
|
|
|
_start_oneboot_ofs
|
|
|
|
: .word start_oneboot
|
2010-09-17 11:10:46 +00:00
|
|
|
#else
|
2010-10-20 17:36:39 +00:00
|
|
|
ldr r0, _board_init_r_ofs
|
|
|
|
adr r1, _start
|
2010-10-25 10:45:35 +00:00
|
|
|
add lr, r0, r1
|
|
|
|
add lr, lr, r9
|
2010-09-17 11:10:46 +00:00
|
|
|
/* setup parameters for board_init_r */
|
|
|
|
mov r0, r5 /* gd_t */
|
2010-11-30 23:58:33 +00:00
|
|
|
mov r1, r6 /* dest_addr */
|
2010-09-17 11:10:46 +00:00
|
|
|
/* jump to it ... */
|
|
|
|
mov pc, lr
|
|
|
|
|
2010-10-20 17:36:39 +00:00
|
|
|
_board_init_r_ofs:
|
|
|
|
.word board_init_r - _start
|
2010-10-28 18:35:36 +00:00
|
|
|
#endif /* CONFIG_ONENAND_IPL */
|
2010-09-17 11:10:46 +00:00
|
|
|
|
2010-10-20 17:36:39 +00:00
|
|
|
_rel_dyn_start_ofs:
|
|
|
|
.word __rel_dyn_start - _start
|
|
|
|
_rel_dyn_end_ofs:
|
|
|
|
.word __rel_dyn_end - _start
|
|
|
|
_dynsym_start_ofs:
|
|
|
|
.word __dynsym_start - _start
|
|
|
|
|
2011-07-13 05:11:07 +00:00
|
|
|
#else /* CONFIG_SPL_BUILD */
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
/****************************************************************************/
|
2002-11-05 00:17:55 +00:00
|
|
|
/* */
|
2010-09-28 13:44:10 +00:00
|
|
|
/* the actual reset code for OneNAND IPL */
|
2002-11-05 00:17:55 +00:00
|
|
|
/* */
|
2002-11-03 00:24:07 +00:00
|
|
|
/****************************************************************************/
|
|
|
|
|
2010-09-28 13:44:10 +00:00
|
|
|
#ifndef CONFIG_PXA27X
|
|
|
|
#error OneNAND IPL is not supported on PXA25x and 26x due to lack of SRAM
|
|
|
|
#endif
|
|
|
|
|
2002-11-03 00:24:07 +00:00
|
|
|
reset:
|
2010-09-28 13:44:10 +00:00
|
|
|
/* Set CPU to SVC32 mode */
|
|
|
|
mrs r0,cpsr
|
|
|
|
bic r0,r0,#0x1f
|
2002-11-03 00:24:07 +00:00
|
|
|
orr r0,r0,#0x13
|
|
|
|
msr cpsr,r0
|
|
|
|
|
2010-09-28 13:44:10 +00:00
|
|
|
/* Point stack at the end of SRAM and leave 32 words for abort-stack */
|
|
|
|
ldr sp, =0x5c03ff80
|
2002-11-03 00:24:07 +00:00
|
|
|
|
2010-09-28 13:44:10 +00:00
|
|
|
/* Start OneNAND IPL */
|
|
|
|
ldr pc, =start_oneboot
|
2003-03-06 13:39:27 +00:00
|
|
|
|
2011-07-13 05:11:07 +00:00
|
|
|
#endif /* CONFIG_SPL_BUILD */
|
2002-11-03 00:24:07 +00:00
|
|
|
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2002-11-03 00:24:07 +00:00
|
|
|
/****************************************************************************/
|
2002-11-05 00:17:55 +00:00
|
|
|
/* */
|
|
|
|
/* Interrupt handling */
|
|
|
|
/* */
|
2002-11-03 00:24:07 +00:00
|
|
|
/****************************************************************************/
|
|
|
|
|
2002-11-05 00:17:55 +00:00
|
|
|
/* IRQ stack frame */
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
#define S_FRAME_SIZE 72
|
|
|
|
|
|
|
|
#define S_OLD_R0 68
|
|
|
|
#define S_PSR 64
|
|
|
|
#define S_PC 60
|
|
|
|
#define S_LR 56
|
|
|
|
#define S_SP 52
|
|
|
|
|
|
|
|
#define S_IP 48
|
|
|
|
#define S_FP 44
|
|
|
|
#define S_R10 40
|
|
|
|
#define S_R9 36
|
|
|
|
#define S_R8 32
|
|
|
|
#define S_R7 28
|
|
|
|
#define S_R6 24
|
|
|
|
#define S_R5 20
|
|
|
|
#define S_R4 16
|
|
|
|
#define S_R3 12
|
|
|
|
#define S_R2 8
|
|
|
|
#define S_R1 4
|
|
|
|
#define S_R0 0
|
|
|
|
|
|
|
|
#define MODE_SVC 0x13
|
|
|
|
|
2002-11-05 00:17:55 +00:00
|
|
|
/* use bad_save_user_regs for abort/prefetch/undef/swi ... */
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
.macro bad_save_user_regs
|
|
|
|
sub sp, sp, #S_FRAME_SIZE
|
2002-11-05 00:17:55 +00:00
|
|
|
stmia sp, {r0 - r12} /* Calling r0-r12 */
|
|
|
|
add r8, sp, #S_PC
|
2002-11-03 00:24:07 +00:00
|
|
|
|
2010-09-17 11:10:46 +00:00
|
|
|
ldr r2, IRQ_STACK_START_IN
|
2002-11-05 00:17:55 +00:00
|
|
|
ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
|
|
|
|
add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
add r5, sp, #S_SP
|
|
|
|
mov r1, lr
|
2002-11-05 00:17:55 +00:00
|
|
|
stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
|
2002-11-03 00:24:07 +00:00
|
|
|
mov r0, sp
|
|
|
|
.endm
|
|
|
|
|
|
|
|
|
2002-11-05 00:17:55 +00:00
|
|
|
/* use irq_save_user_regs / irq_restore_user_regs for */
|
|
|
|
/* IRQ/FIQ handling */
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
.macro irq_save_user_regs
|
|
|
|
sub sp, sp, #S_FRAME_SIZE
|
2002-11-05 00:17:55 +00:00
|
|
|
stmia sp, {r0 - r12} /* Calling r0-r12 */
|
|
|
|
add r8, sp, #S_PC
|
|
|
|
stmdb r8, {sp, lr}^ /* Calling SP, LR */
|
|
|
|
str lr, [r8, #0] /* Save calling PC */
|
|
|
|
mrs r6, spsr
|
|
|
|
str r6, [r8, #4] /* Save CPSR */
|
|
|
|
str r0, [r8, #8] /* Save OLD_R0 */
|
2002-11-03 00:24:07 +00:00
|
|
|
mov r0, sp
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro irq_restore_user_regs
|
|
|
|
ldmia sp, {r0 - lr}^ @ Calling r0 - lr
|
|
|
|
mov r0, r0
|
|
|
|
ldr lr, [sp, #S_PC] @ Get PC
|
|
|
|
add sp, sp, #S_FRAME_SIZE
|
|
|
|
subs pc, lr, #4 @ return & move spsr_svc into cpsr
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro get_bad_stack
|
2010-09-17 11:10:46 +00:00
|
|
|
ldr r13, IRQ_STACK_START_IN @ setup our mode stack
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
str lr, [r13] @ save caller lr / spsr
|
|
|
|
mrs lr, spsr
|
2002-11-05 00:17:55 +00:00
|
|
|
str lr, [r13, #4]
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
mov r13, #MODE_SVC @ prepare SVC-Mode
|
|
|
|
msr spsr_c, r13
|
|
|
|
mov lr, pc
|
|
|
|
movs pc, lr
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro get_irq_stack @ setup IRQ stack
|
|
|
|
ldr sp, IRQ_STACK_START
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro get_fiq_stack @ setup FIQ stack
|
|
|
|
ldr sp, FIQ_STACK_START
|
|
|
|
.endm
|
2011-07-13 05:11:07 +00:00
|
|
|
#endif /* CONFIG_SPL_BUILD
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
|
|
|
|
/****************************************************************************/
|
2002-11-05 00:17:55 +00:00
|
|
|
/* */
|
|
|
|
/* exception handlers */
|
|
|
|
/* */
|
2002-11-03 00:24:07 +00:00
|
|
|
/****************************************************************************/
|
|
|
|
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifdef CONFIG_SPL_BUILD
|
2010-07-06 00:48:35 +00:00
|
|
|
.align 5
|
|
|
|
do_hang:
|
|
|
|
ldr sp, _TEXT_BASE /* use 32 words abort stack */
|
|
|
|
bl hang /* hang and never return */
|
2010-10-28 18:35:36 +00:00
|
|
|
#else
|
2002-11-05 00:17:55 +00:00
|
|
|
.align 5
|
2002-11-03 00:24:07 +00:00
|
|
|
undefined_instruction:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2002-11-05 00:17:55 +00:00
|
|
|
bl do_undefined_instruction
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
software_interrupt:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2002-11-05 00:17:55 +00:00
|
|
|
bl do_software_interrupt
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
prefetch_abort:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2002-11-05 00:17:55 +00:00
|
|
|
bl do_prefetch_abort
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
data_abort:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2002-11-05 00:17:55 +00:00
|
|
|
bl do_data_abort
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
not_used:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2002-11-05 00:17:55 +00:00
|
|
|
bl do_not_used
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_USE_IRQ
|
|
|
|
|
|
|
|
.align 5
|
|
|
|
irq:
|
|
|
|
get_irq_stack
|
|
|
|
irq_save_user_regs
|
2002-11-05 00:17:55 +00:00
|
|
|
bl do_irq
|
2002-11-03 00:24:07 +00:00
|
|
|
irq_restore_user_regs
|
|
|
|
|
|
|
|
.align 5
|
|
|
|
fiq:
|
|
|
|
get_fiq_stack
|
|
|
|
irq_save_user_regs /* someone ought to write a more */
|
2002-11-05 00:17:55 +00:00
|
|
|
bl do_fiq /* effiction fiq_save_user_regs */
|
2002-11-03 00:24:07 +00:00
|
|
|
irq_restore_user_regs
|
|
|
|
|
2007-12-30 02:30:56 +00:00
|
|
|
#else /* !CONFIG_USE_IRQ */
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
irq:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2002-11-05 00:17:55 +00:00
|
|
|
bl do_irq
|
2002-11-03 00:24:07 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
fiq:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2002-11-05 00:17:55 +00:00
|
|
|
bl do_fiq
|
2011-07-13 05:11:07 +00:00
|
|
|
#endif /* CONFIG_SPL_BUILD */
|
2007-12-30 02:30:56 +00:00
|
|
|
#endif /* CONFIG_USE_IRQ */
|
2002-11-03 00:24:07 +00:00
|
|
|
|
2003-03-06 21:55:29 +00:00
|
|
|
/****************************************************************************/
|
2006-03-06 22:18:48 +00:00
|
|
|
/* */
|
2003-03-06 21:55:29 +00:00
|
|
|
/* Reset function: the PXA250 doesn't have a reset function, so we have to */
|
2006-03-06 22:18:48 +00:00
|
|
|
/* perform a watchdog timeout for a soft reset. */
|
|
|
|
/* */
|
2003-03-06 21:55:29 +00:00
|
|
|
/****************************************************************************/
|
2010-09-28 13:44:10 +00:00
|
|
|
/* Operating System Timer */
|
2010-10-20 18:09:09 +00:00
|
|
|
.align 5
|
2002-11-03 00:24:07 +00:00
|
|
|
.globl reset_cpu
|
2003-03-06 21:55:29 +00:00
|
|
|
|
2006-03-06 22:18:48 +00:00
|
|
|
/* FIXME: this code is PXA250 specific. How is this handled on */
|
|
|
|
/* other XScale processors? */
|
2003-03-06 21:55:29 +00:00
|
|
|
|
2002-11-03 00:24:07 +00:00
|
|
|
reset_cpu:
|
2003-03-06 21:55:29 +00:00
|
|
|
|
2002-11-05 00:17:55 +00:00
|
|
|
/* We set OWE:WME (watchdog enable) and wait until timeout happens */
|
|
|
|
|
2010-10-20 18:09:09 +00:00
|
|
|
ldr r0, =OWER
|
|
|
|
ldr r1, [r0]
|
2006-03-06 22:18:48 +00:00
|
|
|
orr r1, r1, #0x0001 /* bit0: WME */
|
2010-10-20 18:09:09 +00:00
|
|
|
str r1, [r0]
|
2002-11-05 00:17:55 +00:00
|
|
|
|
|
|
|
/* OS timer does only wrap every 1165 seconds, so we have to set */
|
2006-03-06 22:18:48 +00:00
|
|
|
/* the match register as well. */
|
2002-11-05 00:17:55 +00:00
|
|
|
|
2010-10-20 18:09:09 +00:00
|
|
|
ldr r0, =OSCR
|
|
|
|
ldr r1, [r0] /* read OS timer */
|
2002-11-05 00:17:55 +00:00
|
|
|
add r1, r1, #0x800 /* let OSMR3 match after */
|
|
|
|
add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */
|
2010-10-20 18:09:09 +00:00
|
|
|
ldr r0, =OSMR3
|
|
|
|
str r1, [r0]
|
2002-11-05 00:17:55 +00:00
|
|
|
|
|
|
|
reset_endless:
|
2002-11-03 00:24:07 +00:00
|
|
|
|
2002-11-05 00:17:55 +00:00
|
|
|
b reset_endless
|
2010-09-28 13:44:10 +00:00
|
|
|
|
2011-07-13 05:11:07 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2010-09-28 13:44:10 +00:00
|
|
|
.section .mmudata, "a"
|
|
|
|
.align 14
|
|
|
|
.globl mmu_table
|
|
|
|
mmu_table:
|
|
|
|
/* 0x00000000 - 0xa0000000 : 1:1, uncached mapping */
|
|
|
|
.set __base, 0
|
|
|
|
.rept 0xa00
|
|
|
|
.word (__base << 20) | 0xc12
|
|
|
|
.set __base, __base + 1
|
|
|
|
.endr
|
|
|
|
|
|
|
|
/* 0xa0000000 - 0xa0100000 : 1:1, cached mapping */
|
|
|
|
.word (0xa00 << 20) | 0x1c1e
|
|
|
|
|
|
|
|
.set __base, 0xa01
|
|
|
|
.rept 0x1000 - 0xa01
|
|
|
|
.word (__base << 20) | 0xc12
|
|
|
|
.set __base, __base + 1
|
|
|
|
.endr
|
2011-07-13 05:11:07 +00:00
|
|
|
#endif /* CONFIG_SPL_BUILD */
|