2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-10-01 15:34:41 +00:00
|
|
|
/*
|
|
|
|
* Marvell SD Host Controller Interface
|
|
|
|
*/
|
|
|
|
|
2011-06-28 21:50:07 +00:00
|
|
|
#include <common.h>
|
2019-04-11 02:56:58 +00:00
|
|
|
#include <dm.h>
|
2011-06-28 21:50:07 +00:00
|
|
|
#include <malloc.h>
|
|
|
|
#include <sdhci.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2015-10-01 15:34:41 +00:00
|
|
|
#include <linux/mbus.h>
|
|
|
|
|
2019-04-11 02:56:58 +00:00
|
|
|
#define MVSDH_NAME "mv_sdh"
|
|
|
|
|
2015-10-01 15:34:41 +00:00
|
|
|
#define SDHCI_WINDOW_CTRL(win) (0x4080 + ((win) << 4))
|
|
|
|
#define SDHCI_WINDOW_BASE(win) (0x4084 + ((win) << 4))
|
|
|
|
|
|
|
|
static void sdhci_mvebu_mbus_config(void __iomem *base)
|
|
|
|
{
|
|
|
|
const struct mbus_dram_target_info *dram;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
dram = mvebu_mbus_dram_info();
|
|
|
|
|
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
writel(0, base + SDHCI_WINDOW_CTRL(i));
|
|
|
|
writel(0, base + SDHCI_WINDOW_BASE(i));
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < dram->num_cs; i++) {
|
|
|
|
const struct mbus_dram_window *cs = dram->cs + i;
|
|
|
|
|
|
|
|
/* Write size, attributes and target id to control register */
|
|
|
|
writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) |
|
|
|
|
(dram->mbus_dram_target_id << 4) | 1,
|
|
|
|
base + SDHCI_WINDOW_CTRL(i));
|
|
|
|
|
|
|
|
/* Write base address to base register */
|
|
|
|
writel(cs->base, base + SDHCI_WINDOW_BASE(i));
|
|
|
|
}
|
|
|
|
}
|
2011-06-28 21:50:07 +00:00
|
|
|
|
2019-04-11 02:56:58 +00:00
|
|
|
#ifndef CONFIG_DM_MMC
|
|
|
|
|
2011-10-03 20:33:44 +00:00
|
|
|
#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
|
|
|
|
static struct sdhci_ops mv_ops;
|
|
|
|
|
|
|
|
#if defined(CONFIG_SHEEVA_88SV331xV5)
|
|
|
|
#define SD_CE_ATA_2 0xEA
|
|
|
|
#define MMC_CARD 0x1000
|
|
|
|
#define MMC_WIDTH 0x0100
|
|
|
|
static inline void mv_sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
|
|
|
|
{
|
|
|
|
struct mmc *mmc = host->mmc;
|
2015-03-17 20:46:39 +00:00
|
|
|
u32 ata = (unsigned long)host->ioaddr + SD_CE_ATA_2;
|
2011-10-03 20:33:44 +00:00
|
|
|
|
|
|
|
if (!IS_SD(mmc) && reg == SDHCI_HOST_CONTROL) {
|
|
|
|
if (mmc->bus_width == 8)
|
|
|
|
writew(readw(ata) | (MMC_CARD | MMC_WIDTH), ata);
|
|
|
|
else
|
|
|
|
writew(readw(ata) & ~(MMC_CARD | MMC_WIDTH), ata);
|
|
|
|
}
|
|
|
|
|
|
|
|
writeb(val, host->ioaddr + reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
#define mv_sdhci_writeb NULL
|
|
|
|
#endif /* CONFIG_SHEEVA_88SV331xV5 */
|
|
|
|
#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
|
|
|
|
|
2015-03-17 20:46:39 +00:00
|
|
|
int mv_sdh_init(unsigned long regbase, u32 max_clk, u32 min_clk, u32 quirks)
|
2011-06-28 21:50:07 +00:00
|
|
|
{
|
|
|
|
struct sdhci_host *host = NULL;
|
2018-04-16 14:08:18 +00:00
|
|
|
host = calloc(1, sizeof(*host));
|
2011-06-28 21:50:07 +00:00
|
|
|
if (!host) {
|
|
|
|
printf("sdh_host malloc fail!\n");
|
2016-09-25 23:10:02 +00:00
|
|
|
return -ENOMEM;
|
2011-06-28 21:50:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
host->name = MVSDH_NAME;
|
|
|
|
host->ioaddr = (void *)regbase;
|
|
|
|
host->quirks = quirks;
|
2017-01-17 14:58:48 +00:00
|
|
|
host->max_clk = max_clk;
|
2011-10-03 20:33:44 +00:00
|
|
|
#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
|
|
|
|
memset(&mv_ops, 0, sizeof(struct sdhci_ops));
|
2011-12-07 11:47:48 +00:00
|
|
|
mv_ops.write_b = mv_sdhci_writeb;
|
2011-10-03 20:33:44 +00:00
|
|
|
host->ops = &mv_ops;
|
|
|
|
#endif
|
2015-10-01 15:34:41 +00:00
|
|
|
|
|
|
|
if (CONFIG_IS_ENABLED(ARCH_MVEBU)) {
|
|
|
|
/* Configure SDHCI MBUS mbus bridge windows */
|
|
|
|
sdhci_mvebu_mbus_config((void __iomem *)regbase);
|
|
|
|
}
|
|
|
|
|
2017-01-17 14:58:48 +00:00
|
|
|
return add_sdhci(host, 0, min_clk);
|
2011-06-28 21:50:07 +00:00
|
|
|
}
|
2019-04-11 02:56:58 +00:00
|
|
|
|
|
|
|
#else
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
struct mv_sdhci_plat {
|
|
|
|
struct mmc_config cfg;
|
|
|
|
struct mmc mmc;
|
|
|
|
};
|
|
|
|
|
|
|
|
static int mv_sdhci_probe(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
|
2020-12-03 23:55:20 +00:00
|
|
|
struct mv_sdhci_plat *plat = dev_get_plat(dev);
|
2019-04-11 02:56:58 +00:00
|
|
|
struct sdhci_host *host = dev_get_priv(dev);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
host->name = MVSDH_NAME;
|
2020-07-17 05:36:46 +00:00
|
|
|
host->ioaddr = dev_read_addr_ptr(dev);
|
2019-04-11 02:56:58 +00:00
|
|
|
host->quirks = SDHCI_QUIRK_32BIT_DMA_ADDR | SDHCI_QUIRK_WAIT_SEND_CMD;
|
2019-07-22 15:55:35 +00:00
|
|
|
host->mmc = &plat->mmc;
|
|
|
|
host->mmc->dev = dev;
|
|
|
|
host->mmc->priv = host;
|
2019-04-11 02:56:58 +00:00
|
|
|
|
2021-02-02 06:43:04 +00:00
|
|
|
ret = mmc_of_parse(dev, &plat->cfg);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2019-04-11 02:56:58 +00:00
|
|
|
ret = sdhci_setup_cfg(&plat->cfg, host, 0, 0);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (CONFIG_IS_ENABLED(ARCH_MVEBU)) {
|
|
|
|
/* Configure SDHCI MBUS mbus bridge windows */
|
|
|
|
sdhci_mvebu_mbus_config(host->ioaddr);
|
|
|
|
}
|
|
|
|
|
|
|
|
upriv->mmc = host->mmc;
|
|
|
|
|
|
|
|
return sdhci_probe(dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int mv_sdhci_bind(struct udevice *dev)
|
|
|
|
{
|
2020-12-03 23:55:20 +00:00
|
|
|
struct mv_sdhci_plat *plat = dev_get_plat(dev);
|
2019-04-11 02:56:58 +00:00
|
|
|
|
|
|
|
return sdhci_bind(dev, &plat->mmc, &plat->cfg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct udevice_id mv_sdhci_ids[] = {
|
|
|
|
{ .compatible = "marvell,armada-380-sdhci" },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(mv_sdhci_drv) = {
|
|
|
|
.name = MVSDH_NAME,
|
|
|
|
.id = UCLASS_MMC,
|
|
|
|
.of_match = mv_sdhci_ids,
|
|
|
|
.bind = mv_sdhci_bind,
|
|
|
|
.probe = mv_sdhci_probe,
|
|
|
|
.ops = &sdhci_ops,
|
2020-12-03 23:55:17 +00:00
|
|
|
.priv_auto = sizeof(struct sdhci_host),
|
2020-12-03 23:55:18 +00:00
|
|
|
.plat_auto = sizeof(struct mv_sdhci_plat),
|
2019-04-11 02:56:58 +00:00
|
|
|
};
|
|
|
|
#endif /* CONFIG_DM_MMC */
|