2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2013-04-24 08:01:20 +00:00
|
|
|
/*
|
2018-07-12 14:05:46 +00:00
|
|
|
* Copyright (c) 2013 - 2018 Xilinx, Michal Simek
|
2013-04-24 08:01:20 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <errno.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2013-04-24 08:01:20 +00:00
|
|
|
#include <malloc.h>
|
|
|
|
#include <linux/list.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/gpio.h>
|
2018-07-12 14:05:46 +00:00
|
|
|
#include <dm.h>
|
2018-07-23 11:40:01 +00:00
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
2013-04-24 08:01:20 +00:00
|
|
|
|
2018-07-23 11:40:01 +00:00
|
|
|
#define XILINX_GPIO_MAX_BANK 2
|
2013-04-24 08:01:20 +00:00
|
|
|
|
|
|
|
/* Gpio simple map */
|
|
|
|
struct gpio_regs {
|
|
|
|
u32 gpiodata;
|
|
|
|
u32 gpiodir;
|
|
|
|
};
|
|
|
|
|
2020-12-03 23:55:23 +00:00
|
|
|
struct xilinx_gpio_plat {
|
2018-07-12 14:05:46 +00:00
|
|
|
struct gpio_regs *regs;
|
|
|
|
int bank_max[XILINX_GPIO_MAX_BANK];
|
|
|
|
int bank_input[XILINX_GPIO_MAX_BANK];
|
|
|
|
int bank_output[XILINX_GPIO_MAX_BANK];
|
2018-07-23 10:40:36 +00:00
|
|
|
u32 dout_default[XILINX_GPIO_MAX_BANK];
|
|
|
|
};
|
|
|
|
|
|
|
|
struct xilinx_gpio_privdata {
|
|
|
|
u32 output_val[XILINX_GPIO_MAX_BANK];
|
2018-07-12 14:05:46 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static int xilinx_gpio_get_bank_pin(unsigned offset, u32 *bank_num,
|
|
|
|
u32 *bank_pin_num, struct udevice *dev)
|
|
|
|
{
|
2020-12-03 23:55:23 +00:00
|
|
|
struct xilinx_gpio_plat *plat = dev_get_plat(dev);
|
2018-07-12 14:05:46 +00:00
|
|
|
u32 bank, max_pins;
|
|
|
|
/* the first gpio is 0 not 1 */
|
|
|
|
u32 pin_num = offset;
|
|
|
|
|
|
|
|
for (bank = 0; bank < XILINX_GPIO_MAX_BANK; bank++) {
|
2020-12-03 23:55:18 +00:00
|
|
|
max_pins = plat->bank_max[bank];
|
2018-07-12 14:05:46 +00:00
|
|
|
if (pin_num < max_pins) {
|
|
|
|
debug("%s: found at bank 0x%x pin 0x%x\n", __func__,
|
|
|
|
bank, pin_num);
|
|
|
|
*bank_num = bank;
|
|
|
|
*bank_pin_num = pin_num;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
pin_num -= max_pins;
|
|
|
|
}
|
|
|
|
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int xilinx_gpio_set_value(struct udevice *dev, unsigned offset,
|
|
|
|
int value)
|
|
|
|
{
|
2020-12-03 23:55:23 +00:00
|
|
|
struct xilinx_gpio_plat *plat = dev_get_plat(dev);
|
2018-07-23 10:40:36 +00:00
|
|
|
struct xilinx_gpio_privdata *priv = dev_get_priv(dev);
|
2018-07-12 14:05:46 +00:00
|
|
|
int val, ret;
|
|
|
|
u32 bank, pin;
|
|
|
|
|
|
|
|
ret = xilinx_gpio_get_bank_pin(offset, &bank, &pin, dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2018-07-23 10:40:36 +00:00
|
|
|
val = priv->output_val[bank];
|
2018-07-30 12:29:27 +00:00
|
|
|
|
2018-07-23 10:40:36 +00:00
|
|
|
debug("%s: regs: %lx, value: %x, gpio: %x, bank %x, pin %x, out %x\n",
|
2020-12-03 23:55:18 +00:00
|
|
|
__func__, (ulong)plat->regs, value, offset, bank, pin, val);
|
2018-07-12 14:05:46 +00:00
|
|
|
|
2018-07-30 12:29:27 +00:00
|
|
|
if (value)
|
2018-07-12 14:05:46 +00:00
|
|
|
val = val | (1 << pin);
|
2018-07-30 12:29:27 +00:00
|
|
|
else
|
2018-07-12 14:05:46 +00:00
|
|
|
val = val & ~(1 << pin);
|
2018-07-30 12:29:27 +00:00
|
|
|
|
2020-12-03 23:55:18 +00:00
|
|
|
writel(val, &plat->regs->gpiodata + bank * 2);
|
2018-07-12 14:05:46 +00:00
|
|
|
|
2018-07-23 10:40:36 +00:00
|
|
|
priv->output_val[bank] = val;
|
|
|
|
|
2018-08-06 05:42:40 +00:00
|
|
|
return 0;
|
2018-07-12 14:05:46 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static int xilinx_gpio_get_value(struct udevice *dev, unsigned offset)
|
|
|
|
{
|
2020-12-03 23:55:23 +00:00
|
|
|
struct xilinx_gpio_plat *plat = dev_get_plat(dev);
|
2018-07-23 10:40:36 +00:00
|
|
|
struct xilinx_gpio_privdata *priv = dev_get_priv(dev);
|
2018-07-12 14:05:46 +00:00
|
|
|
int val, ret;
|
|
|
|
u32 bank, pin;
|
|
|
|
|
|
|
|
ret = xilinx_gpio_get_bank_pin(offset, &bank, &pin, dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
debug("%s: regs: %lx, gpio: %x, bank %x, pin %x\n", __func__,
|
2020-12-03 23:55:18 +00:00
|
|
|
(ulong)plat->regs, offset, bank, pin);
|
2018-07-12 14:05:46 +00:00
|
|
|
|
2020-12-03 23:55:18 +00:00
|
|
|
if (plat->bank_output[bank]) {
|
2018-07-23 10:40:36 +00:00
|
|
|
debug("%s: Read saved output value\n", __func__);
|
|
|
|
val = priv->output_val[bank];
|
|
|
|
} else {
|
|
|
|
debug("%s: Read input value from reg\n", __func__);
|
2020-12-03 23:55:18 +00:00
|
|
|
val = readl(&plat->regs->gpiodata + bank * 2);
|
2018-07-23 10:40:36 +00:00
|
|
|
}
|
|
|
|
|
2018-07-12 14:05:46 +00:00
|
|
|
val = !!(val & (1 << pin));
|
|
|
|
|
|
|
|
return val;
|
|
|
|
};
|
|
|
|
|
|
|
|
static int xilinx_gpio_get_function(struct udevice *dev, unsigned offset)
|
|
|
|
{
|
2020-12-03 23:55:23 +00:00
|
|
|
struct xilinx_gpio_plat *plat = dev_get_plat(dev);
|
2018-07-12 14:05:46 +00:00
|
|
|
int val, ret;
|
|
|
|
u32 bank, pin;
|
|
|
|
|
2018-07-23 10:08:49 +00:00
|
|
|
ret = xilinx_gpio_get_bank_pin(offset, &bank, &pin, dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2018-07-12 14:05:46 +00:00
|
|
|
/* Check if all pins are inputs */
|
2020-12-03 23:55:18 +00:00
|
|
|
if (plat->bank_input[bank])
|
2018-07-12 14:05:46 +00:00
|
|
|
return GPIOF_INPUT;
|
|
|
|
|
|
|
|
/* Check if all pins are outputs */
|
2020-12-03 23:55:18 +00:00
|
|
|
if (plat->bank_output[bank])
|
2018-07-12 14:05:46 +00:00
|
|
|
return GPIOF_OUTPUT;
|
|
|
|
|
|
|
|
/* FIXME test on dual */
|
2020-12-03 23:55:18 +00:00
|
|
|
val = readl(&plat->regs->gpiodir + bank * 2);
|
2018-07-12 14:05:46 +00:00
|
|
|
val = !(val & (1 << pin));
|
|
|
|
|
|
|
|
/* input is 1 in reg but GPIOF_INPUT is 0 */
|
|
|
|
/* output is 0 in reg but GPIOF_OUTPUT is 1 */
|
|
|
|
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int xilinx_gpio_direction_output(struct udevice *dev, unsigned offset,
|
|
|
|
int value)
|
|
|
|
{
|
2020-12-03 23:55:23 +00:00
|
|
|
struct xilinx_gpio_plat *plat = dev_get_plat(dev);
|
2018-07-12 14:05:46 +00:00
|
|
|
int val, ret;
|
|
|
|
u32 bank, pin;
|
|
|
|
|
|
|
|
ret = xilinx_gpio_get_bank_pin(offset, &bank, &pin, dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* can't change it if all is input by default */
|
2020-12-03 23:55:18 +00:00
|
|
|
if (plat->bank_input[bank])
|
2018-07-12 14:05:46 +00:00
|
|
|
return -EINVAL;
|
|
|
|
|
2018-07-30 08:02:53 +00:00
|
|
|
xilinx_gpio_set_value(dev, offset, value);
|
|
|
|
|
2020-12-03 23:55:18 +00:00
|
|
|
if (!plat->bank_output[bank]) {
|
|
|
|
val = readl(&plat->regs->gpiodir + bank * 2);
|
2018-07-12 14:05:46 +00:00
|
|
|
val = val & ~(1 << pin);
|
2020-12-03 23:55:18 +00:00
|
|
|
writel(val, &plat->regs->gpiodir + bank * 2);
|
2018-07-12 14:05:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int xilinx_gpio_direction_input(struct udevice *dev, unsigned offset)
|
|
|
|
{
|
2020-12-03 23:55:23 +00:00
|
|
|
struct xilinx_gpio_plat *plat = dev_get_plat(dev);
|
2018-07-12 14:05:46 +00:00
|
|
|
int val, ret;
|
|
|
|
u32 bank, pin;
|
|
|
|
|
|
|
|
ret = xilinx_gpio_get_bank_pin(offset, &bank, &pin, dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* Already input */
|
2020-12-03 23:55:18 +00:00
|
|
|
if (plat->bank_input[bank])
|
2018-07-12 14:05:46 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* can't change it if all is output by default */
|
2020-12-03 23:55:18 +00:00
|
|
|
if (plat->bank_output[bank])
|
2018-07-12 14:05:46 +00:00
|
|
|
return -EINVAL;
|
|
|
|
|
2020-12-03 23:55:18 +00:00
|
|
|
val = readl(&plat->regs->gpiodir + bank * 2);
|
2018-07-12 14:05:46 +00:00
|
|
|
val = val | (1 << pin);
|
2020-12-03 23:55:18 +00:00
|
|
|
writel(val, &plat->regs->gpiodir + bank * 2);
|
2018-07-12 14:05:46 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int xilinx_gpio_xlate(struct udevice *dev, struct gpio_desc *desc,
|
|
|
|
struct ofnode_phandle_args *args)
|
|
|
|
{
|
2020-12-03 23:55:23 +00:00
|
|
|
struct xilinx_gpio_plat *plat = dev_get_plat(dev);
|
2018-07-12 14:05:46 +00:00
|
|
|
|
|
|
|
desc->offset = args->args[0];
|
|
|
|
|
|
|
|
debug("%s: argc: %x, [0]: %x, [1]: %x, [2]: %x\n", __func__,
|
|
|
|
args->args_count, args->args[0], args->args[1], args->args[2]);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The second cell is channel offset:
|
|
|
|
* 0 is first channel, 8 is second channel
|
|
|
|
*
|
|
|
|
* U-Boot driver just combine channels together that's why simply
|
|
|
|
* add amount of pins in second channel if present.
|
|
|
|
*/
|
|
|
|
if (args->args[1]) {
|
2020-12-03 23:55:18 +00:00
|
|
|
if (!plat->bank_max[1]) {
|
2018-07-12 14:05:46 +00:00
|
|
|
printf("%s: %s has no second channel\n",
|
|
|
|
__func__, dev->name);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2020-12-03 23:55:18 +00:00
|
|
|
desc->offset += plat->bank_max[0];
|
2018-07-12 14:05:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* The third cell is optional */
|
|
|
|
if (args->args_count > 2)
|
|
|
|
desc->flags = (args->args[2] &
|
|
|
|
GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0);
|
|
|
|
|
|
|
|
debug("%s: offset %x, flags %lx\n",
|
|
|
|
__func__, desc->offset, desc->flags);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct dm_gpio_ops xilinx_gpio_ops = {
|
|
|
|
.direction_input = xilinx_gpio_direction_input,
|
|
|
|
.direction_output = xilinx_gpio_direction_output,
|
|
|
|
.get_value = xilinx_gpio_get_value,
|
|
|
|
.set_value = xilinx_gpio_set_value,
|
|
|
|
.get_function = xilinx_gpio_get_function,
|
|
|
|
.xlate = xilinx_gpio_xlate,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int xilinx_gpio_probe(struct udevice *dev)
|
|
|
|
{
|
2020-12-03 23:55:23 +00:00
|
|
|
struct xilinx_gpio_plat *plat = dev_get_plat(dev);
|
2018-07-23 10:40:36 +00:00
|
|
|
struct xilinx_gpio_privdata *priv = dev_get_priv(dev);
|
2018-07-12 14:05:46 +00:00
|
|
|
struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
|
2018-08-02 10:58:54 +00:00
|
|
|
const void *label_ptr;
|
2018-07-12 14:05:46 +00:00
|
|
|
|
2018-08-02 10:58:54 +00:00
|
|
|
label_ptr = dev_read_prop(dev, "label", NULL);
|
|
|
|
if (label_ptr) {
|
|
|
|
uc_priv->bank_name = strdup(label_ptr);
|
|
|
|
if (!uc_priv->bank_name)
|
|
|
|
return -ENOMEM;
|
|
|
|
} else {
|
|
|
|
uc_priv->bank_name = dev->name;
|
|
|
|
}
|
2018-07-12 14:05:46 +00:00
|
|
|
|
2020-12-03 23:55:18 +00:00
|
|
|
uc_priv->gpio_count = plat->bank_max[0] + plat->bank_max[1];
|
2018-07-12 14:05:46 +00:00
|
|
|
|
2020-12-03 23:55:18 +00:00
|
|
|
priv->output_val[0] = plat->dout_default[0];
|
2018-07-23 10:40:36 +00:00
|
|
|
|
2020-12-03 23:55:18 +00:00
|
|
|
if (plat->bank_max[1])
|
|
|
|
priv->output_val[1] = plat->dout_default[1];
|
2018-07-23 10:40:36 +00:00
|
|
|
|
2018-07-12 14:05:46 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-12-03 23:55:21 +00:00
|
|
|
static int xilinx_gpio_of_to_plat(struct udevice *dev)
|
2018-07-12 14:05:46 +00:00
|
|
|
{
|
2020-12-03 23:55:23 +00:00
|
|
|
struct xilinx_gpio_plat *plat = dev_get_plat(dev);
|
2018-07-12 14:05:46 +00:00
|
|
|
int is_dual;
|
|
|
|
|
2020-12-03 23:55:18 +00:00
|
|
|
plat->regs = (struct gpio_regs *)dev_read_addr(dev);
|
2018-07-12 14:05:46 +00:00
|
|
|
|
2020-12-03 23:55:18 +00:00
|
|
|
plat->bank_max[0] = dev_read_u32_default(dev, "xlnx,gpio-width", 0);
|
|
|
|
plat->bank_input[0] = dev_read_u32_default(dev, "xlnx,all-inputs", 0);
|
|
|
|
plat->bank_output[0] = dev_read_u32_default(dev, "xlnx,all-outputs", 0);
|
|
|
|
plat->dout_default[0] = dev_read_u32_default(dev, "xlnx,dout-default",
|
|
|
|
0);
|
2018-07-12 14:05:46 +00:00
|
|
|
|
|
|
|
is_dual = dev_read_u32_default(dev, "xlnx,is-dual", 0);
|
|
|
|
if (is_dual) {
|
2020-12-03 23:55:18 +00:00
|
|
|
plat->bank_max[1] = dev_read_u32_default(dev,
|
|
|
|
"xlnx,gpio2-width", 0);
|
|
|
|
plat->bank_input[1] = dev_read_u32_default(dev,
|
2018-07-12 14:05:46 +00:00
|
|
|
"xlnx,all-inputs-2", 0);
|
2020-12-03 23:55:18 +00:00
|
|
|
plat->bank_output[1] = dev_read_u32_default(dev,
|
2018-07-12 14:05:46 +00:00
|
|
|
"xlnx,all-outputs-2", 0);
|
2020-12-03 23:55:18 +00:00
|
|
|
plat->dout_default[1] = dev_read_u32_default(dev,
|
2018-07-23 10:40:36 +00:00
|
|
|
"xlnx,dout-default-2", 0);
|
2018-07-12 14:05:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct udevice_id xilinx_gpio_ids[] = {
|
|
|
|
{ .compatible = "xlnx,xps-gpio-1.00.a",},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(xilinx_gpio) = {
|
|
|
|
.name = "xlnx_gpio",
|
|
|
|
.id = UCLASS_GPIO,
|
|
|
|
.ops = &xilinx_gpio_ops,
|
|
|
|
.of_match = xilinx_gpio_ids,
|
2020-12-03 23:55:21 +00:00
|
|
|
.of_to_plat = xilinx_gpio_of_to_plat,
|
2018-07-12 14:05:46 +00:00
|
|
|
.probe = xilinx_gpio_probe,
|
2020-12-03 23:55:23 +00:00
|
|
|
.plat_auto = sizeof(struct xilinx_gpio_plat),
|
2020-12-03 23:55:17 +00:00
|
|
|
.priv_auto = sizeof(struct xilinx_gpio_privdata),
|
2018-07-12 14:05:46 +00:00
|
|
|
};
|