2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2012-12-11 13:34:15 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2010-2012, NVIDIA CORPORATION. All rights reserved.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Tegra30 high-level function multiplexing */
|
|
|
|
|
|
|
|
#include <common.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2012-12-11 13:34:15 +00:00
|
|
|
#include <asm/arch/clock.h>
|
|
|
|
#include <asm/arch/funcmux.h>
|
|
|
|
#include <asm/arch/pinmux.h>
|
|
|
|
|
|
|
|
int funcmux_select(enum periph_id id, int config)
|
|
|
|
{
|
|
|
|
int bad_config = config != FUNCMUX_DEFAULT;
|
|
|
|
|
|
|
|
switch (id) {
|
|
|
|
case PERIPH_ID_UART1:
|
|
|
|
switch (config) {
|
|
|
|
case FUNCMUX_UART1_ULPI:
|
2014-03-21 18:28:59 +00:00
|
|
|
pinmux_set_func(PMUX_PINGRP_ULPI_DATA0_PO1,
|
|
|
|
PMUX_FUNC_UARTA);
|
|
|
|
pinmux_set_func(PMUX_PINGRP_ULPI_DATA1_PO2,
|
|
|
|
PMUX_FUNC_UARTA);
|
|
|
|
pinmux_set_func(PMUX_PINGRP_ULPI_DATA2_PO3,
|
|
|
|
PMUX_FUNC_UARTA);
|
|
|
|
pinmux_set_func(PMUX_PINGRP_ULPI_DATA3_PO4,
|
|
|
|
PMUX_FUNC_UARTA);
|
|
|
|
pinmux_tristate_disable(PMUX_PINGRP_ULPI_DATA0_PO1);
|
|
|
|
pinmux_tristate_disable(PMUX_PINGRP_ULPI_DATA1_PO2);
|
|
|
|
pinmux_tristate_disable(PMUX_PINGRP_ULPI_DATA2_PO3);
|
|
|
|
pinmux_tristate_disable(PMUX_PINGRP_ULPI_DATA3_PO4);
|
2012-12-11 13:34:15 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
/* Add other periph IDs here as needed */
|
|
|
|
|
|
|
|
default:
|
|
|
|
debug("%s: invalid periph_id %d", __func__, id);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (bad_config) {
|
|
|
|
debug("%s: invalid config %d for periph_id %d", __func__,
|
|
|
|
config, id);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|