2008-03-12 03:15:29 +00:00
|
|
|
#ifndef __ASM_SH_CACHE_H
|
|
|
|
#define __ASM_SH_CACHE_H
|
|
|
|
|
2014-01-09 03:22:12 +00:00
|
|
|
#if defined(CONFIG_SH4)
|
2008-03-12 03:15:29 +00:00
|
|
|
|
2008-09-18 10:34:36 +00:00
|
|
|
int cache_control(unsigned int cmd);
|
|
|
|
|
2008-03-12 03:15:29 +00:00
|
|
|
#define L1_CACHE_BYTES 32
|
2011-10-17 23:46:07 +00:00
|
|
|
|
2008-03-12 03:15:29 +00:00
|
|
|
struct __large_struct { unsigned long buf[100]; };
|
|
|
|
#define __m(x) (*(struct __large_struct *)(x))
|
|
|
|
|
2011-10-17 23:46:07 +00:00
|
|
|
#else
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 32-bytes is the largest L1 data cache line size for SH the architecture. So
|
|
|
|
* it is a safe default for DMA alignment.
|
|
|
|
*/
|
|
|
|
#define ARCH_DMA_MINALIGN 32
|
|
|
|
|
2014-01-09 03:22:12 +00:00
|
|
|
#endif /* CONFIG_SH4 */
|
2008-03-12 03:15:29 +00:00
|
|
|
|
2011-10-17 23:46:07 +00:00
|
|
|
/*
|
|
|
|
* Use the L1 data cache line size value for the minimum DMA buffer alignment
|
|
|
|
* on SH.
|
|
|
|
*/
|
|
|
|
#ifndef ARCH_DMA_MINALIGN
|
|
|
|
#define ARCH_DMA_MINALIGN L1_CACHE_BYTES
|
|
|
|
#endif
|
|
|
|
|
2008-03-12 03:15:29 +00:00
|
|
|
#endif /* __ASM_SH_CACHE_H */
|