2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2011-11-08 23:18:26 +00:00
|
|
|
/*
|
|
|
|
* Freescale i.MX28 USB Host driver
|
|
|
|
*
|
|
|
|
* Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
|
|
|
|
* on behalf of DENX Software Engineering GmbH
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/io.h>
|
2013-02-23 02:43:01 +00:00
|
|
|
#include <asm/arch/imx-regs.h>
|
2013-02-23 02:43:02 +00:00
|
|
|
#include <errno.h>
|
2020-05-10 17:40:11 +00:00
|
|
|
#include <linux/delay.h>
|
2011-11-08 23:18:26 +00:00
|
|
|
|
|
|
|
#include "ehci.h"
|
|
|
|
|
2013-02-23 02:43:02 +00:00
|
|
|
/* This DIGCTL register ungates clock to USB */
|
|
|
|
#define HW_DIGCTL_CTRL 0x8001c000
|
|
|
|
#define HW_DIGCTL_CTRL_USB0_CLKGATE (1 << 2)
|
|
|
|
#define HW_DIGCTL_CTRL_USB1_CLKGATE (1 << 16)
|
2011-11-08 23:18:26 +00:00
|
|
|
|
2013-02-23 02:43:02 +00:00
|
|
|
struct ehci_mxs_port {
|
|
|
|
uint32_t usb_regs;
|
2012-08-05 09:05:31 +00:00
|
|
|
struct mxs_usbphy_regs *phy_regs;
|
2011-11-08 23:18:26 +00:00
|
|
|
|
2013-02-23 02:43:02 +00:00
|
|
|
struct mxs_register_32 *pll;
|
|
|
|
uint32_t pll_en_bits;
|
|
|
|
uint32_t pll_dis_bits;
|
|
|
|
uint32_t gate_bits;
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct ehci_mxs_port mxs_port[] = {
|
|
|
|
#ifdef CONFIG_EHCI_MXS_PORT0
|
|
|
|
{
|
|
|
|
MXS_USBCTRL0_BASE,
|
|
|
|
(struct mxs_usbphy_regs *)MXS_USBPHY0_BASE,
|
|
|
|
(struct mxs_register_32 *)(MXS_CLKCTRL_BASE +
|
|
|
|
offsetof(struct mxs_clkctrl_regs,
|
|
|
|
hw_clkctrl_pll0ctrl0_reg)),
|
|
|
|
CLKCTRL_PLL0CTRL0_EN_USB_CLKS | CLKCTRL_PLL0CTRL0_POWER,
|
|
|
|
CLKCTRL_PLL0CTRL0_EN_USB_CLKS,
|
|
|
|
HW_DIGCTL_CTRL_USB0_CLKGATE,
|
|
|
|
},
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_EHCI_MXS_PORT1
|
|
|
|
{
|
|
|
|
MXS_USBCTRL1_BASE,
|
|
|
|
(struct mxs_usbphy_regs *)MXS_USBPHY1_BASE,
|
|
|
|
(struct mxs_register_32 *)(MXS_CLKCTRL_BASE +
|
|
|
|
offsetof(struct mxs_clkctrl_regs,
|
|
|
|
hw_clkctrl_pll1ctrl0_reg)),
|
|
|
|
CLKCTRL_PLL1CTRL0_EN_USB_CLKS | CLKCTRL_PLL1CTRL0_POWER,
|
|
|
|
CLKCTRL_PLL1CTRL0_EN_USB_CLKS,
|
|
|
|
HW_DIGCTL_CTRL_USB1_CLKGATE,
|
|
|
|
},
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
static int ehci_mxs_toggle_clock(const struct ehci_mxs_port *port, int enable)
|
2011-11-08 23:18:26 +00:00
|
|
|
{
|
2013-02-23 02:43:02 +00:00
|
|
|
struct mxs_register_32 *digctl_ctrl =
|
|
|
|
(struct mxs_register_32 *)HW_DIGCTL_CTRL;
|
|
|
|
int pll_offset, dig_offset;
|
|
|
|
|
|
|
|
if (enable) {
|
|
|
|
pll_offset = offsetof(struct mxs_register_32, reg_set);
|
|
|
|
dig_offset = offsetof(struct mxs_register_32, reg_clr);
|
|
|
|
writel(port->gate_bits, (u32)&digctl_ctrl->reg + dig_offset);
|
|
|
|
writel(port->pll_en_bits, (u32)port->pll + pll_offset);
|
|
|
|
} else {
|
|
|
|
pll_offset = offsetof(struct mxs_register_32, reg_clr);
|
|
|
|
dig_offset = offsetof(struct mxs_register_32, reg_set);
|
|
|
|
writel(port->pll_dis_bits, (u32)port->pll + pll_offset);
|
|
|
|
writel(port->gate_bits, (u32)&digctl_ctrl->reg + dig_offset);
|
2011-11-08 23:18:26 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-04-28 01:38:39 +00:00
|
|
|
int __weak board_ehci_hcd_init(int port)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int __weak board_ehci_hcd_exit(int port)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-10-10 22:27:57 +00:00
|
|
|
int ehci_hcd_init(int index, enum usb_init_type init,
|
|
|
|
struct ehci_hccr **hccr, struct ehci_hcor **hcor)
|
2011-11-08 23:18:26 +00:00
|
|
|
{
|
|
|
|
|
|
|
|
int ret;
|
|
|
|
uint32_t usb_base, cap_base;
|
2013-02-23 02:43:02 +00:00
|
|
|
const struct ehci_mxs_port *port;
|
2011-11-08 23:18:26 +00:00
|
|
|
|
2013-02-23 02:43:02 +00:00
|
|
|
if ((index < 0) || (index >= ARRAY_SIZE(mxs_port))) {
|
|
|
|
printf("Invalid port index (index = %d)!\n", index);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2014-04-28 01:38:39 +00:00
|
|
|
ret = board_ehci_hcd_init(index);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2013-02-23 02:43:02 +00:00
|
|
|
port = &mxs_port[index];
|
2011-11-08 23:18:26 +00:00
|
|
|
|
|
|
|
/* Reset the PHY block */
|
2013-02-23 02:43:02 +00:00
|
|
|
writel(USBPHY_CTRL_SFTRST, &port->phy_regs->hw_usbphy_ctrl_set);
|
2011-11-08 23:18:26 +00:00
|
|
|
udelay(10);
|
|
|
|
writel(USBPHY_CTRL_SFTRST | USBPHY_CTRL_CLKGATE,
|
2013-02-23 02:43:02 +00:00
|
|
|
&port->phy_regs->hw_usbphy_ctrl_clr);
|
2011-11-08 23:18:26 +00:00
|
|
|
|
|
|
|
/* Enable USB clock */
|
2013-02-23 02:43:02 +00:00
|
|
|
ret = ehci_mxs_toggle_clock(port, 1);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2011-11-08 23:18:26 +00:00
|
|
|
|
|
|
|
/* Start USB PHY */
|
2013-02-23 02:43:02 +00:00
|
|
|
writel(0, &port->phy_regs->hw_usbphy_pwd);
|
2011-11-08 23:18:26 +00:00
|
|
|
|
|
|
|
/* Enable UTMI+ Level 2 and Level 3 compatibility */
|
|
|
|
writel(USBPHY_CTRL_ENUTMILEVEL3 | USBPHY_CTRL_ENUTMILEVEL2 | 1,
|
2013-02-23 02:43:02 +00:00
|
|
|
&port->phy_regs->hw_usbphy_ctrl_set);
|
2011-11-08 23:18:26 +00:00
|
|
|
|
2013-02-23 02:43:02 +00:00
|
|
|
usb_base = port->usb_regs + 0x100;
|
2012-09-25 22:14:35 +00:00
|
|
|
*hccr = (struct ehci_hccr *)usb_base;
|
2011-11-08 23:18:26 +00:00
|
|
|
|
2012-09-25 22:14:35 +00:00
|
|
|
cap_base = ehci_readl(&(*hccr)->cr_capbase);
|
|
|
|
*hcor = (struct ehci_hcor *)(usb_base + HC_LENGTH(cap_base));
|
2011-11-08 23:18:26 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-09-25 22:14:35 +00:00
|
|
|
int ehci_hcd_stop(int index)
|
2011-11-08 23:18:26 +00:00
|
|
|
{
|
|
|
|
int ret;
|
2012-09-25 22:14:35 +00:00
|
|
|
uint32_t usb_base, cap_base, tmp;
|
|
|
|
struct ehci_hccr *hccr;
|
|
|
|
struct ehci_hcor *hcor;
|
2013-02-23 02:43:02 +00:00
|
|
|
const struct ehci_mxs_port *port;
|
2011-11-08 23:18:26 +00:00
|
|
|
|
2013-02-23 02:43:02 +00:00
|
|
|
if ((index < 0) || (index >= ARRAY_SIZE(mxs_port))) {
|
|
|
|
printf("Invalid port index (index = %d)!\n", index);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
port = &mxs_port[index];
|
2011-11-08 23:18:26 +00:00
|
|
|
|
|
|
|
/* Stop the USB port */
|
2013-02-23 02:43:02 +00:00
|
|
|
usb_base = port->usb_regs + 0x100;
|
2012-09-25 22:14:35 +00:00
|
|
|
hccr = (struct ehci_hccr *)usb_base;
|
|
|
|
cap_base = ehci_readl(&hccr->cr_capbase);
|
|
|
|
hcor = (struct ehci_hcor *)(usb_base + HC_LENGTH(cap_base));
|
|
|
|
|
2011-11-08 23:18:26 +00:00
|
|
|
tmp = ehci_readl(&hcor->or_usbcmd);
|
|
|
|
tmp &= ~CMD_RUN;
|
2018-01-25 19:43:58 +00:00
|
|
|
ehci_writel(&hcor->or_usbcmd, tmp);
|
2011-11-08 23:18:26 +00:00
|
|
|
|
|
|
|
/* Disable the PHY */
|
|
|
|
tmp = USBPHY_PWD_RXPWDRX | USBPHY_PWD_RXPWDDIFF |
|
|
|
|
USBPHY_PWD_RXPWD1PT1 | USBPHY_PWD_RXPWDENV |
|
|
|
|
USBPHY_PWD_TXPWDV2I | USBPHY_PWD_TXPWDIBIAS |
|
|
|
|
USBPHY_PWD_TXPWDFS;
|
2013-02-23 02:43:02 +00:00
|
|
|
writel(tmp, &port->phy_regs->hw_usbphy_pwd);
|
2011-11-08 23:18:26 +00:00
|
|
|
|
|
|
|
/* Disable USB clock */
|
2013-02-23 02:43:02 +00:00
|
|
|
ret = ehci_mxs_toggle_clock(port, 0);
|
2011-11-08 23:18:26 +00:00
|
|
|
|
2014-04-28 01:38:39 +00:00
|
|
|
board_ehci_hcd_exit(index);
|
|
|
|
|
2013-02-23 02:43:02 +00:00
|
|
|
return ret;
|
2011-11-08 23:18:26 +00:00
|
|
|
}
|