2019-02-25 08:14:49 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
/*
|
|
|
|
* Copyright (c) 2019 Western Digital Corporation or its affiliates.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2018 SiFive, Inc.
|
|
|
|
* Wesley Terpstra
|
|
|
|
* Paul Walmsley
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* The FU540 PRCI implements clock and reset control for the SiFive
|
|
|
|
* FU540-C000 chip. This driver assumes that it has sole control
|
|
|
|
* over all PRCI resources.
|
|
|
|
*
|
|
|
|
* This driver is based on the PRCI driver written by Wesley Terpstra.
|
|
|
|
*
|
|
|
|
* Refer, commit 999529edf517ed75b56659d456d221b2ee56bb60 of:
|
|
|
|
* https://github.com/riscv/riscv-linux
|
|
|
|
*
|
|
|
|
* References:
|
|
|
|
* - SiFive FU540-C000 manual v1p0, Chapter 7 "Clocking and Reset"
|
|
|
|
*/
|
|
|
|
|
2019-05-08 14:22:18 +00:00
|
|
|
#include <common.h>
|
2019-02-25 08:14:49 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <clk-uclass.h>
|
|
|
|
#include <clk.h>
|
|
|
|
#include <div64.h>
|
|
|
|
#include <dm.h>
|
|
|
|
#include <errno.h>
|
2020-05-10 17:40:11 +00:00
|
|
|
#include <linux/delay.h>
|
2020-02-03 14:36:15 +00:00
|
|
|
#include <linux/err.h>
|
2019-02-25 08:14:49 +00:00
|
|
|
|
|
|
|
#include <linux/math64.h>
|
2019-06-25 06:31:02 +00:00
|
|
|
#include <linux/clk/analogbits-wrpll-cln28hpc.h>
|
2019-06-25 06:31:15 +00:00
|
|
|
#include <dt-bindings/clock/sifive-fu540-prci.h>
|
2019-02-25 08:14:49 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* EXPECTED_CLK_PARENT_COUNT: how many parent clocks this driver expects:
|
|
|
|
* hfclk and rtcclk
|
|
|
|
*/
|
|
|
|
#define EXPECTED_CLK_PARENT_COUNT 2
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Register offsets and bitmasks
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* COREPLLCFG0 */
|
|
|
|
#define PRCI_COREPLLCFG0_OFFSET 0x4
|
|
|
|
#define PRCI_COREPLLCFG0_DIVR_SHIFT 0
|
|
|
|
#define PRCI_COREPLLCFG0_DIVR_MASK (0x3f << PRCI_COREPLLCFG0_DIVR_SHIFT)
|
|
|
|
#define PRCI_COREPLLCFG0_DIVF_SHIFT 6
|
|
|
|
#define PRCI_COREPLLCFG0_DIVF_MASK (0x1ff << PRCI_COREPLLCFG0_DIVF_SHIFT)
|
|
|
|
#define PRCI_COREPLLCFG0_DIVQ_SHIFT 15
|
|
|
|
#define PRCI_COREPLLCFG0_DIVQ_MASK (0x7 << PRCI_COREPLLCFG0_DIVQ_SHIFT)
|
|
|
|
#define PRCI_COREPLLCFG0_RANGE_SHIFT 18
|
|
|
|
#define PRCI_COREPLLCFG0_RANGE_MASK (0x7 << PRCI_COREPLLCFG0_RANGE_SHIFT)
|
|
|
|
#define PRCI_COREPLLCFG0_BYPASS_SHIFT 24
|
|
|
|
#define PRCI_COREPLLCFG0_BYPASS_MASK (0x1 << PRCI_COREPLLCFG0_BYPASS_SHIFT)
|
|
|
|
#define PRCI_COREPLLCFG0_FSE_SHIFT 25
|
|
|
|
#define PRCI_COREPLLCFG0_FSE_MASK (0x1 << PRCI_COREPLLCFG0_FSE_SHIFT)
|
|
|
|
#define PRCI_COREPLLCFG0_LOCK_SHIFT 31
|
|
|
|
#define PRCI_COREPLLCFG0_LOCK_MASK (0x1 << PRCI_COREPLLCFG0_LOCK_SHIFT)
|
|
|
|
|
2020-05-29 06:03:29 +00:00
|
|
|
/* COREPLLCFG1 */
|
|
|
|
#define PRCI_COREPLLCFG1_OFFSET 0x8
|
|
|
|
#define PRCI_COREPLLCFG1_CKE_SHIFT 31
|
|
|
|
#define PRCI_COREPLLCFG1_CKE_MASK (0x1 << PRCI_COREPLLCFG1_CKE_SHIFT)
|
|
|
|
|
2019-02-25 08:14:49 +00:00
|
|
|
/* DDRPLLCFG0 */
|
|
|
|
#define PRCI_DDRPLLCFG0_OFFSET 0xc
|
|
|
|
#define PRCI_DDRPLLCFG0_DIVR_SHIFT 0
|
|
|
|
#define PRCI_DDRPLLCFG0_DIVR_MASK (0x3f << PRCI_DDRPLLCFG0_DIVR_SHIFT)
|
|
|
|
#define PRCI_DDRPLLCFG0_DIVF_SHIFT 6
|
|
|
|
#define PRCI_DDRPLLCFG0_DIVF_MASK (0x1ff << PRCI_DDRPLLCFG0_DIVF_SHIFT)
|
|
|
|
#define PRCI_DDRPLLCFG0_DIVQ_SHIFT 15
|
|
|
|
#define PRCI_DDRPLLCFG0_DIVQ_MASK (0x7 << PRCI_DDRPLLCFG0_DIVQ_SHIFT)
|
|
|
|
#define PRCI_DDRPLLCFG0_RANGE_SHIFT 18
|
|
|
|
#define PRCI_DDRPLLCFG0_RANGE_MASK (0x7 << PRCI_DDRPLLCFG0_RANGE_SHIFT)
|
|
|
|
#define PRCI_DDRPLLCFG0_BYPASS_SHIFT 24
|
|
|
|
#define PRCI_DDRPLLCFG0_BYPASS_MASK (0x1 << PRCI_DDRPLLCFG0_BYPASS_SHIFT)
|
|
|
|
#define PRCI_DDRPLLCFG0_FSE_SHIFT 25
|
|
|
|
#define PRCI_DDRPLLCFG0_FSE_MASK (0x1 << PRCI_DDRPLLCFG0_FSE_SHIFT)
|
|
|
|
#define PRCI_DDRPLLCFG0_LOCK_SHIFT 31
|
|
|
|
#define PRCI_DDRPLLCFG0_LOCK_MASK (0x1 << PRCI_DDRPLLCFG0_LOCK_SHIFT)
|
|
|
|
|
|
|
|
/* DDRPLLCFG1 */
|
|
|
|
#define PRCI_DDRPLLCFG1_OFFSET 0x10
|
2020-05-29 06:03:29 +00:00
|
|
|
#define PRCI_DDRPLLCFG1_CKE_SHIFT 31
|
2019-02-25 08:14:49 +00:00
|
|
|
#define PRCI_DDRPLLCFG1_CKE_MASK (0x1 << PRCI_DDRPLLCFG1_CKE_SHIFT)
|
|
|
|
|
|
|
|
/* GEMGXLPLLCFG0 */
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_OFFSET 0x1c
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_DIVR_SHIFT 0
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_DIVR_MASK \
|
|
|
|
(0x3f << PRCI_GEMGXLPLLCFG0_DIVR_SHIFT)
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_DIVF_SHIFT 6
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_DIVF_MASK \
|
|
|
|
(0x1ff << PRCI_GEMGXLPLLCFG0_DIVF_SHIFT)
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_DIVQ_SHIFT 15
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_DIVQ_MASK (0x7 << PRCI_GEMGXLPLLCFG0_DIVQ_SHIFT)
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_RANGE_SHIFT 18
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_RANGE_MASK \
|
|
|
|
(0x7 << PRCI_GEMGXLPLLCFG0_RANGE_SHIFT)
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_BYPASS_SHIFT 24
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_BYPASS_MASK \
|
|
|
|
(0x1 << PRCI_GEMGXLPLLCFG0_BYPASS_SHIFT)
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_FSE_SHIFT 25
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_FSE_MASK \
|
|
|
|
(0x1 << PRCI_GEMGXLPLLCFG0_FSE_SHIFT)
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_LOCK_SHIFT 31
|
|
|
|
#define PRCI_GEMGXLPLLCFG0_LOCK_MASK (0x1 << PRCI_GEMGXLPLLCFG0_LOCK_SHIFT)
|
|
|
|
|
|
|
|
/* GEMGXLPLLCFG1 */
|
|
|
|
#define PRCI_GEMGXLPLLCFG1_OFFSET 0x20
|
2020-05-29 06:03:29 +00:00
|
|
|
#define PRCI_GEMGXLPLLCFG1_CKE_SHIFT 31
|
2019-02-25 08:14:49 +00:00
|
|
|
#define PRCI_GEMGXLPLLCFG1_CKE_MASK (0x1 << PRCI_GEMGXLPLLCFG1_CKE_SHIFT)
|
|
|
|
|
|
|
|
/* CORECLKSEL */
|
|
|
|
#define PRCI_CORECLKSEL_OFFSET 0x24
|
|
|
|
#define PRCI_CORECLKSEL_CORECLKSEL_SHIFT 0
|
|
|
|
#define PRCI_CORECLKSEL_CORECLKSEL_MASK \
|
|
|
|
(0x1 << PRCI_CORECLKSEL_CORECLKSEL_SHIFT)
|
|
|
|
|
|
|
|
/* DEVICESRESETREG */
|
|
|
|
#define PRCI_DEVICESRESETREG_OFFSET 0x28
|
|
|
|
#define PRCI_DEVICESRESETREG_DDR_CTRL_RST_N_SHIFT 0
|
|
|
|
#define PRCI_DEVICESRESETREG_DDR_CTRL_RST_N_MASK \
|
|
|
|
(0x1 << PRCI_DEVICESRESETREG_DDR_CTRL_RST_N_SHIFT)
|
|
|
|
#define PRCI_DEVICESRESETREG_DDR_AXI_RST_N_SHIFT 1
|
|
|
|
#define PRCI_DEVICESRESETREG_DDR_AXI_RST_N_MASK \
|
|
|
|
(0x1 << PRCI_DEVICESRESETREG_DDR_AXI_RST_N_SHIFT)
|
|
|
|
#define PRCI_DEVICESRESETREG_DDR_AHB_RST_N_SHIFT 2
|
|
|
|
#define PRCI_DEVICESRESETREG_DDR_AHB_RST_N_MASK \
|
|
|
|
(0x1 << PRCI_DEVICESRESETREG_DDR_AHB_RST_N_SHIFT)
|
|
|
|
#define PRCI_DEVICESRESETREG_DDR_PHY_RST_N_SHIFT 3
|
|
|
|
#define PRCI_DEVICESRESETREG_DDR_PHY_RST_N_MASK \
|
|
|
|
(0x1 << PRCI_DEVICESRESETREG_DDR_PHY_RST_N_SHIFT)
|
|
|
|
#define PRCI_DEVICESRESETREG_GEMGXL_RST_N_SHIFT 5
|
|
|
|
#define PRCI_DEVICESRESETREG_GEMGXL_RST_N_MASK \
|
|
|
|
(0x1 << PRCI_DEVICESRESETREG_GEMGXL_RST_N_SHIFT)
|
|
|
|
|
|
|
|
/* CLKMUXSTATUSREG */
|
2020-05-29 06:03:29 +00:00
|
|
|
#define PRCI_CLKMUXSTATUSREG_OFFSET 0x2c
|
2019-02-25 08:14:49 +00:00
|
|
|
#define PRCI_CLKMUXSTATUSREG_TLCLKSEL_STATUS_SHIFT 1
|
|
|
|
#define PRCI_CLKMUXSTATUSREG_TLCLKSEL_STATUS_MASK \
|
|
|
|
(0x1 << PRCI_CLKMUXSTATUSREG_TLCLKSEL_STATUS_SHIFT)
|
|
|
|
|
2020-05-29 06:03:30 +00:00
|
|
|
/* PROCMONCFG */
|
|
|
|
#define PRCI_PROCMONCFG_OFFSET 0xF0
|
|
|
|
#define PRCI_PROCMONCFG_CORE_CLOCK_SHIFT 24
|
|
|
|
#define PRCI_PROCMONCFG_CORE_CLOCK_MASK \
|
|
|
|
(0x1 << PRCI_PROCMONCFG_CORE_CLOCK_SHIFT)
|
|
|
|
|
2019-02-25 08:14:49 +00:00
|
|
|
/*
|
|
|
|
* Private structures
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct __prci_data - per-device-instance data
|
|
|
|
* @va: base virtual address of the PRCI IP block
|
|
|
|
* @parent: parent clk instance
|
|
|
|
*
|
|
|
|
* PRCI per-device instance data
|
|
|
|
*/
|
|
|
|
struct __prci_data {
|
2019-06-25 06:31:21 +00:00
|
|
|
void *va;
|
|
|
|
struct clk parent_hfclk;
|
|
|
|
struct clk parent_rtcclk;
|
2019-02-25 08:14:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct __prci_wrpll_data - WRPLL configuration and integration data
|
|
|
|
* @c: WRPLL current configuration record
|
2019-06-25 06:31:21 +00:00
|
|
|
* @enable_bypass: fn ptr to code to bypass the WRPLL (if applicable; else NULL)
|
|
|
|
* @disable_bypass: fn ptr to code to not bypass the WRPLL (or NULL)
|
2019-02-25 08:14:49 +00:00
|
|
|
* @cfg0_offs: WRPLL CFG0 register offset (in bytes) from the PRCI base address
|
2020-05-29 06:03:29 +00:00
|
|
|
* @cfg1_offs: WRPLL CFG1 register offset (in bytes) from the PRCI base address
|
2020-05-29 06:03:30 +00:00
|
|
|
* @release_reset: fn ptr to code to release clock reset
|
2019-02-25 08:14:49 +00:00
|
|
|
*
|
2019-06-25 06:31:21 +00:00
|
|
|
* @enable_bypass and @disable_bypass are used for WRPLL instances
|
|
|
|
* that contain a separate external glitchless clock mux downstream
|
|
|
|
* from the PLL. The WRPLL internal bypass mux is not glitchless.
|
2019-02-25 08:14:49 +00:00
|
|
|
*/
|
|
|
|
struct __prci_wrpll_data {
|
2019-06-25 06:31:08 +00:00
|
|
|
struct wrpll_cfg c;
|
2019-06-25 06:31:21 +00:00
|
|
|
void (*enable_bypass)(struct __prci_data *pd);
|
|
|
|
void (*disable_bypass)(struct __prci_data *pd);
|
2019-02-25 08:14:49 +00:00
|
|
|
u8 cfg0_offs;
|
2020-05-29 06:03:29 +00:00
|
|
|
u8 cfg1_offs;
|
2020-05-29 06:03:30 +00:00
|
|
|
void (*release_reset)(struct __prci_data *pd);
|
2019-02-25 08:14:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
struct __prci_clock;
|
|
|
|
|
2019-06-25 06:31:21 +00:00
|
|
|
/* struct __prci_clock_ops - clock operations */
|
2019-02-25 08:14:49 +00:00
|
|
|
struct __prci_clock_ops {
|
|
|
|
int (*set_rate)(struct __prci_clock *pc,
|
|
|
|
unsigned long rate,
|
|
|
|
unsigned long parent_rate);
|
|
|
|
unsigned long (*round_rate)(struct __prci_clock *pc,
|
|
|
|
unsigned long rate,
|
|
|
|
unsigned long *parent_rate);
|
|
|
|
unsigned long (*recalc_rate)(struct __prci_clock *pc,
|
|
|
|
unsigned long parent_rate);
|
2020-05-29 06:03:29 +00:00
|
|
|
int (*enable_clk)(struct __prci_clock *pc, bool enable);
|
2019-02-25 08:14:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct __prci_clock - describes a clock device managed by PRCI
|
|
|
|
* @name: user-readable clock name string - should match the manual
|
|
|
|
* @parent_name: parent name for this clock
|
2019-06-25 06:31:21 +00:00
|
|
|
* @ops: struct __prci_clock_ops for control
|
2019-02-25 08:14:49 +00:00
|
|
|
* @pwd: WRPLL-specific data, associated with this clock (if not NULL)
|
|
|
|
* @pd: PRCI-specific data associated with this clock (if not NULL)
|
|
|
|
*
|
|
|
|
* PRCI clock data. Used by the PRCI driver to register PRCI-provided
|
|
|
|
* clocks to the Linux clock infrastructure.
|
|
|
|
*/
|
|
|
|
struct __prci_clock {
|
|
|
|
const char *name;
|
|
|
|
const char *parent_name;
|
|
|
|
const struct __prci_clock_ops *ops;
|
|
|
|
struct __prci_wrpll_data *pwd;
|
|
|
|
struct __prci_data *pd;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Private functions
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* __prci_readl() - read from a PRCI register
|
|
|
|
* @pd: PRCI context
|
|
|
|
* @offs: register offset to read from (in bytes, from PRCI base address)
|
|
|
|
*
|
|
|
|
* Read the register located at offset @offs from the base virtual
|
|
|
|
* address of the PRCI register target described by @pd, and return
|
|
|
|
* the value to the caller.
|
|
|
|
*
|
|
|
|
* Context: Any context.
|
|
|
|
*
|
|
|
|
* Return: the contents of the register described by @pd and @offs.
|
|
|
|
*/
|
|
|
|
static u32 __prci_readl(struct __prci_data *pd, u32 offs)
|
|
|
|
{
|
2019-06-25 06:31:21 +00:00
|
|
|
return readl(pd->va + offs);
|
2019-02-25 08:14:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __prci_writel(u32 v, u32 offs, struct __prci_data *pd)
|
|
|
|
{
|
2019-06-25 06:31:21 +00:00
|
|
|
writel(v, pd->va + offs);
|
2019-02-25 08:14:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* WRPLL-related private functions */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* __prci_wrpll_unpack() - unpack WRPLL configuration registers into parameters
|
2019-06-25 06:31:08 +00:00
|
|
|
* @c: ptr to a struct wrpll_cfg record to write config into
|
2019-02-25 08:14:49 +00:00
|
|
|
* @r: value read from the PRCI PLL configuration register
|
|
|
|
*
|
|
|
|
* Given a value @r read from an FU540 PRCI PLL configuration register,
|
|
|
|
* split it into fields and populate it into the WRPLL configuration record
|
|
|
|
* pointed to by @c.
|
|
|
|
*
|
|
|
|
* The COREPLLCFG0 macros are used below, but the other *PLLCFG0 macros
|
|
|
|
* have the same register layout.
|
|
|
|
*
|
|
|
|
* Context: Any context.
|
|
|
|
*/
|
2019-06-25 06:31:08 +00:00
|
|
|
static void __prci_wrpll_unpack(struct wrpll_cfg *c, u32 r)
|
2019-02-25 08:14:49 +00:00
|
|
|
{
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
v = r & PRCI_COREPLLCFG0_DIVR_MASK;
|
|
|
|
v >>= PRCI_COREPLLCFG0_DIVR_SHIFT;
|
|
|
|
c->divr = v;
|
|
|
|
|
|
|
|
v = r & PRCI_COREPLLCFG0_DIVF_MASK;
|
|
|
|
v >>= PRCI_COREPLLCFG0_DIVF_SHIFT;
|
|
|
|
c->divf = v;
|
|
|
|
|
|
|
|
v = r & PRCI_COREPLLCFG0_DIVQ_MASK;
|
|
|
|
v >>= PRCI_COREPLLCFG0_DIVQ_SHIFT;
|
|
|
|
c->divq = v;
|
|
|
|
|
|
|
|
v = r & PRCI_COREPLLCFG0_RANGE_MASK;
|
|
|
|
v >>= PRCI_COREPLLCFG0_RANGE_SHIFT;
|
|
|
|
c->range = v;
|
|
|
|
|
|
|
|
c->flags &= (WRPLL_FLAGS_INT_FEEDBACK_MASK |
|
|
|
|
WRPLL_FLAGS_EXT_FEEDBACK_MASK);
|
|
|
|
|
2019-06-25 06:31:21 +00:00
|
|
|
/* external feedback mode not supported */
|
|
|
|
c->flags |= WRPLL_FLAGS_INT_FEEDBACK_MASK;
|
2019-02-25 08:14:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* __prci_wrpll_pack() - pack PLL configuration parameters into a register value
|
2019-06-25 06:31:08 +00:00
|
|
|
* @c: pointer to a struct wrpll_cfg record containing the PLL's cfg
|
2019-02-25 08:14:49 +00:00
|
|
|
*
|
|
|
|
* Using a set of WRPLL configuration values pointed to by @c,
|
|
|
|
* assemble a PRCI PLL configuration register value, and return it to
|
|
|
|
* the caller.
|
|
|
|
*
|
|
|
|
* Context: Any context. Caller must ensure that the contents of the
|
|
|
|
* record pointed to by @c do not change during the execution
|
|
|
|
* of this function.
|
|
|
|
*
|
|
|
|
* Returns: a value suitable for writing into a PRCI PLL configuration
|
|
|
|
* register
|
|
|
|
*/
|
2019-06-25 06:31:21 +00:00
|
|
|
static u32 __prci_wrpll_pack(const struct wrpll_cfg *c)
|
2019-02-25 08:14:49 +00:00
|
|
|
{
|
|
|
|
u32 r = 0;
|
|
|
|
|
|
|
|
r |= c->divr << PRCI_COREPLLCFG0_DIVR_SHIFT;
|
|
|
|
r |= c->divf << PRCI_COREPLLCFG0_DIVF_SHIFT;
|
|
|
|
r |= c->divq << PRCI_COREPLLCFG0_DIVQ_SHIFT;
|
|
|
|
r |= c->range << PRCI_COREPLLCFG0_RANGE_SHIFT;
|
2019-06-25 06:31:21 +00:00
|
|
|
|
|
|
|
/* external feedback mode not supported */
|
|
|
|
r |= PRCI_COREPLLCFG0_FSE_MASK;
|
2019-02-25 08:14:49 +00:00
|
|
|
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2020-05-29 06:03:29 +00:00
|
|
|
* __prci_wrpll_read_cfg0() - read the WRPLL configuration from the PRCI
|
2019-02-25 08:14:49 +00:00
|
|
|
* @pd: PRCI context
|
|
|
|
* @pwd: PRCI WRPLL metadata
|
|
|
|
*
|
|
|
|
* Read the current configuration of the PLL identified by @pwd from
|
|
|
|
* the PRCI identified by @pd, and store it into the local configuration
|
|
|
|
* cache in @pwd.
|
|
|
|
*
|
|
|
|
* Context: Any context. Caller must prevent the records pointed to by
|
|
|
|
* @pd and @pwd from changing during execution.
|
|
|
|
*/
|
2020-05-29 06:03:29 +00:00
|
|
|
static void __prci_wrpll_read_cfg0(struct __prci_data *pd,
|
|
|
|
struct __prci_wrpll_data *pwd)
|
2019-02-25 08:14:49 +00:00
|
|
|
{
|
|
|
|
__prci_wrpll_unpack(&pwd->c, __prci_readl(pd, pwd->cfg0_offs));
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2020-05-29 06:03:29 +00:00
|
|
|
* __prci_wrpll_write_cfg0() - write WRPLL configuration into the PRCI
|
2019-02-25 08:14:49 +00:00
|
|
|
* @pd: PRCI context
|
|
|
|
* @pwd: PRCI WRPLL metadata
|
|
|
|
* @c: WRPLL configuration record to write
|
|
|
|
*
|
|
|
|
* Write the WRPLL configuration described by @c into the WRPLL
|
|
|
|
* configuration register identified by @pwd in the PRCI instance
|
|
|
|
* described by @c. Make a cached copy of the WRPLL's current
|
|
|
|
* configuration so it can be used by other code.
|
|
|
|
*
|
|
|
|
* Context: Any context. Caller must prevent the records pointed to by
|
|
|
|
* @pd and @pwd from changing during execution.
|
|
|
|
*/
|
2020-05-29 06:03:29 +00:00
|
|
|
static void __prci_wrpll_write_cfg0(struct __prci_data *pd,
|
|
|
|
struct __prci_wrpll_data *pwd,
|
|
|
|
struct wrpll_cfg *c)
|
2019-02-25 08:14:49 +00:00
|
|
|
{
|
|
|
|
__prci_writel(__prci_wrpll_pack(c), pwd->cfg0_offs, pd);
|
|
|
|
|
2019-06-25 06:31:21 +00:00
|
|
|
memcpy(&pwd->c, c, sizeof(*c));
|
2019-02-25 08:14:49 +00:00
|
|
|
}
|
|
|
|
|
2020-05-29 06:03:29 +00:00
|
|
|
/**
|
|
|
|
* __prci_wrpll_write_cfg1() - write Clock enable/disable configuration
|
|
|
|
* into the PRCI
|
|
|
|
* @pd: PRCI context
|
|
|
|
* @pwd: PRCI WRPLL metadata
|
|
|
|
* @enable: Clock enable or disable value
|
|
|
|
*/
|
|
|
|
static void __prci_wrpll_write_cfg1(struct __prci_data *pd,
|
|
|
|
struct __prci_wrpll_data *pwd,
|
|
|
|
u32 enable)
|
|
|
|
{
|
|
|
|
__prci_writel(enable, pwd->cfg1_offs, pd);
|
|
|
|
}
|
|
|
|
|
2019-02-25 08:14:49 +00:00
|
|
|
/* Core clock mux control */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* __prci_coreclksel_use_hfclk() - switch the CORECLK mux to output HFCLK
|
|
|
|
* @pd: struct __prci_data * for the PRCI containing the CORECLK mux reg
|
|
|
|
*
|
|
|
|
* Switch the CORECLK mux to the HFCLK input source; return once complete.
|
|
|
|
*
|
|
|
|
* Context: Any context. Caller must prevent concurrent changes to the
|
|
|
|
* PRCI_CORECLKSEL_OFFSET register.
|
|
|
|
*/
|
|
|
|
static void __prci_coreclksel_use_hfclk(struct __prci_data *pd)
|
|
|
|
{
|
|
|
|
u32 r;
|
|
|
|
|
|
|
|
r = __prci_readl(pd, PRCI_CORECLKSEL_OFFSET);
|
|
|
|
r |= PRCI_CORECLKSEL_CORECLKSEL_MASK;
|
|
|
|
__prci_writel(r, PRCI_CORECLKSEL_OFFSET, pd);
|
|
|
|
|
|
|
|
r = __prci_readl(pd, PRCI_CORECLKSEL_OFFSET); /* barrier */
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* __prci_coreclksel_use_corepll() - switch the CORECLK mux to output COREPLL
|
|
|
|
* @pd: struct __prci_data * for the PRCI containing the CORECLK mux reg
|
|
|
|
*
|
|
|
|
* Switch the CORECLK mux to the PLL output clock; return once complete.
|
|
|
|
*
|
|
|
|
* Context: Any context. Caller must prevent concurrent changes to the
|
|
|
|
* PRCI_CORECLKSEL_OFFSET register.
|
|
|
|
*/
|
|
|
|
static void __prci_coreclksel_use_corepll(struct __prci_data *pd)
|
|
|
|
{
|
|
|
|
u32 r;
|
|
|
|
|
|
|
|
r = __prci_readl(pd, PRCI_CORECLKSEL_OFFSET);
|
|
|
|
r &= ~PRCI_CORECLKSEL_CORECLKSEL_MASK;
|
|
|
|
__prci_writel(r, PRCI_CORECLKSEL_OFFSET, pd);
|
|
|
|
|
|
|
|
r = __prci_readl(pd, PRCI_CORECLKSEL_OFFSET); /* barrier */
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned long sifive_fu540_prci_wrpll_recalc_rate(
|
|
|
|
struct __prci_clock *pc,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct __prci_wrpll_data *pwd = pc->pwd;
|
|
|
|
|
2019-06-25 06:31:08 +00:00
|
|
|
return wrpll_calc_output_rate(&pwd->c, parent_rate);
|
2019-02-25 08:14:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned long sifive_fu540_prci_wrpll_round_rate(
|
|
|
|
struct __prci_clock *pc,
|
|
|
|
unsigned long rate,
|
|
|
|
unsigned long *parent_rate)
|
|
|
|
{
|
|
|
|
struct __prci_wrpll_data *pwd = pc->pwd;
|
2019-06-25 06:31:08 +00:00
|
|
|
struct wrpll_cfg c;
|
2019-02-25 08:14:49 +00:00
|
|
|
|
|
|
|
memcpy(&c, &pwd->c, sizeof(c));
|
|
|
|
|
2019-06-25 06:31:08 +00:00
|
|
|
wrpll_configure_for_rate(&c, rate, *parent_rate);
|
2019-02-25 08:14:49 +00:00
|
|
|
|
2019-06-25 06:31:08 +00:00
|
|
|
return wrpll_calc_output_rate(&c, *parent_rate);
|
2019-02-25 08:14:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int sifive_fu540_prci_wrpll_set_rate(struct __prci_clock *pc,
|
|
|
|
unsigned long rate,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct __prci_wrpll_data *pwd = pc->pwd;
|
|
|
|
struct __prci_data *pd = pc->pd;
|
|
|
|
int r;
|
|
|
|
|
2019-06-25 06:31:08 +00:00
|
|
|
r = wrpll_configure_for_rate(&pwd->c, rate, parent_rate);
|
2019-02-25 08:14:49 +00:00
|
|
|
if (r)
|
2019-06-25 06:31:21 +00:00
|
|
|
return r;
|
2019-02-25 08:14:49 +00:00
|
|
|
|
2019-06-25 06:31:21 +00:00
|
|
|
if (pwd->enable_bypass)
|
|
|
|
pwd->enable_bypass(pd);
|
2019-02-25 08:14:49 +00:00
|
|
|
|
2020-05-29 06:03:29 +00:00
|
|
|
__prci_wrpll_write_cfg0(pd, pwd, &pwd->c);
|
2019-02-25 08:14:49 +00:00
|
|
|
|
2019-06-25 06:31:08 +00:00
|
|
|
udelay(wrpll_calc_max_lock_us(&pwd->c));
|
2019-02-25 08:14:49 +00:00
|
|
|
|
2019-06-25 06:31:21 +00:00
|
|
|
if (pwd->disable_bypass)
|
|
|
|
pwd->disable_bypass(pd);
|
2019-02-25 08:14:49 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-05-29 06:03:29 +00:00
|
|
|
static int sifive_fu540_prci_clock_enable(struct __prci_clock *pc, bool enable)
|
|
|
|
{
|
|
|
|
struct __prci_wrpll_data *pwd = pc->pwd;
|
|
|
|
struct __prci_data *pd = pc->pd;
|
|
|
|
|
|
|
|
if (enable) {
|
|
|
|
__prci_wrpll_write_cfg1(pd, pwd, PRCI_COREPLLCFG1_CKE_MASK);
|
2020-05-29 06:03:30 +00:00
|
|
|
|
|
|
|
if (pwd->release_reset)
|
|
|
|
pwd->release_reset(pd);
|
2020-05-29 06:03:29 +00:00
|
|
|
} else {
|
|
|
|
u32 r;
|
|
|
|
|
|
|
|
r = __prci_readl(pd, pwd->cfg1_offs);
|
|
|
|
r &= ~PRCI_COREPLLCFG1_CKE_MASK;
|
|
|
|
|
|
|
|
__prci_wrpll_write_cfg1(pd, pwd, r);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-02-25 08:14:49 +00:00
|
|
|
static const struct __prci_clock_ops sifive_fu540_prci_wrpll_clk_ops = {
|
|
|
|
.set_rate = sifive_fu540_prci_wrpll_set_rate,
|
|
|
|
.round_rate = sifive_fu540_prci_wrpll_round_rate,
|
|
|
|
.recalc_rate = sifive_fu540_prci_wrpll_recalc_rate,
|
2020-05-29 06:03:29 +00:00
|
|
|
.enable_clk = sifive_fu540_prci_clock_enable,
|
2019-02-25 08:14:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/* TLCLKSEL clock integration */
|
|
|
|
|
|
|
|
static unsigned long sifive_fu540_prci_tlclksel_recalc_rate(
|
|
|
|
struct __prci_clock *pc,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct __prci_data *pd = pc->pd;
|
|
|
|
u32 v;
|
|
|
|
u8 div;
|
|
|
|
|
|
|
|
v = __prci_readl(pd, PRCI_CLKMUXSTATUSREG_OFFSET);
|
|
|
|
v &= PRCI_CLKMUXSTATUSREG_TLCLKSEL_STATUS_MASK;
|
|
|
|
div = v ? 1 : 2;
|
|
|
|
|
|
|
|
return div_u64(parent_rate, div);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct __prci_clock_ops sifive_fu540_prci_tlclksel_clk_ops = {
|
|
|
|
.recalc_rate = sifive_fu540_prci_tlclksel_recalc_rate,
|
|
|
|
};
|
|
|
|
|
2020-05-29 06:03:30 +00:00
|
|
|
/**
|
|
|
|
* __prci_ddr_release_reset() - Release DDR reset
|
|
|
|
* @pd: struct __prci_data * for the PRCI containing the DDRCLK mux reg
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static void __prci_ddr_release_reset(struct __prci_data *pd)
|
|
|
|
{
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
v = __prci_readl(pd, PRCI_DEVICESRESETREG_OFFSET);
|
|
|
|
v |= PRCI_DEVICESRESETREG_DDR_CTRL_RST_N_MASK;
|
|
|
|
__prci_writel(v, PRCI_DEVICESRESETREG_OFFSET, pd);
|
|
|
|
|
|
|
|
/* HACK to get the '1 full controller clock cycle'. */
|
|
|
|
asm volatile ("fence");
|
|
|
|
v = __prci_readl(pd, PRCI_DEVICESRESETREG_OFFSET);
|
|
|
|
v |= (PRCI_DEVICESRESETREG_DDR_AXI_RST_N_MASK |
|
|
|
|
PRCI_DEVICESRESETREG_DDR_AHB_RST_N_MASK |
|
|
|
|
PRCI_DEVICESRESETREG_DDR_PHY_RST_N_MASK);
|
|
|
|
__prci_writel(v, PRCI_DEVICESRESETREG_OFFSET, pd);
|
|
|
|
|
|
|
|
/* HACK to get the '1 full controller clock cycle'. */
|
|
|
|
asm volatile ("fence");
|
|
|
|
|
|
|
|
/*
|
|
|
|
* These take like 16 cycles to actually propagate. We can't go sending
|
|
|
|
* stuff before they come out of reset. So wait.
|
|
|
|
*/
|
|
|
|
for (int i = 0; i < 256; i++)
|
|
|
|
asm volatile ("nop");
|
|
|
|
}
|
|
|
|
|
2019-02-25 08:14:49 +00:00
|
|
|
/*
|
|
|
|
* PRCI integration data for each WRPLL instance
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct __prci_wrpll_data __prci_corepll_data = {
|
|
|
|
.cfg0_offs = PRCI_COREPLLCFG0_OFFSET,
|
2020-05-29 06:03:29 +00:00
|
|
|
.cfg1_offs = PRCI_COREPLLCFG1_OFFSET,
|
2019-06-25 06:31:21 +00:00
|
|
|
.enable_bypass = __prci_coreclksel_use_hfclk,
|
|
|
|
.disable_bypass = __prci_coreclksel_use_corepll,
|
2019-02-25 08:14:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct __prci_wrpll_data __prci_ddrpll_data = {
|
|
|
|
.cfg0_offs = PRCI_DDRPLLCFG0_OFFSET,
|
2020-05-29 06:03:29 +00:00
|
|
|
.cfg1_offs = PRCI_DDRPLLCFG1_OFFSET,
|
2020-05-29 06:03:30 +00:00
|
|
|
.release_reset = __prci_ddr_release_reset,
|
2019-02-25 08:14:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct __prci_wrpll_data __prci_gemgxlpll_data = {
|
|
|
|
.cfg0_offs = PRCI_GEMGXLPLLCFG0_OFFSET,
|
2020-05-29 06:03:29 +00:00
|
|
|
.cfg1_offs = PRCI_GEMGXLPLLCFG1_OFFSET,
|
2019-02-25 08:14:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* List of clock controls provided by the PRCI
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct __prci_clock __prci_init_clocks[] = {
|
|
|
|
[PRCI_CLK_COREPLL] = {
|
|
|
|
.name = "corepll",
|
|
|
|
.parent_name = "hfclk",
|
|
|
|
.ops = &sifive_fu540_prci_wrpll_clk_ops,
|
|
|
|
.pwd = &__prci_corepll_data,
|
|
|
|
},
|
|
|
|
[PRCI_CLK_DDRPLL] = {
|
|
|
|
.name = "ddrpll",
|
|
|
|
.parent_name = "hfclk",
|
2020-05-29 06:03:30 +00:00
|
|
|
.ops = &sifive_fu540_prci_wrpll_clk_ops,
|
2019-02-25 08:14:49 +00:00
|
|
|
.pwd = &__prci_ddrpll_data,
|
|
|
|
},
|
|
|
|
[PRCI_CLK_GEMGXLPLL] = {
|
|
|
|
.name = "gemgxlpll",
|
|
|
|
.parent_name = "hfclk",
|
|
|
|
.ops = &sifive_fu540_prci_wrpll_clk_ops,
|
|
|
|
.pwd = &__prci_gemgxlpll_data,
|
|
|
|
},
|
|
|
|
[PRCI_CLK_TLCLK] = {
|
|
|
|
.name = "tlclk",
|
|
|
|
.parent_name = "corepll",
|
|
|
|
.ops = &sifive_fu540_prci_tlclksel_clk_ops,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2019-06-25 06:31:21 +00:00
|
|
|
static ulong sifive_fu540_prci_parent_rate(struct __prci_clock *pc)
|
|
|
|
{
|
|
|
|
ulong parent_rate;
|
|
|
|
struct __prci_clock *p;
|
|
|
|
|
|
|
|
if (strcmp(pc->parent_name, "corepll") == 0) {
|
|
|
|
p = &__prci_init_clocks[PRCI_CLK_COREPLL];
|
|
|
|
if (!p->pd || !p->ops->recalc_rate)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
return p->ops->recalc_rate(p, sifive_fu540_prci_parent_rate(p));
|
|
|
|
}
|
|
|
|
|
|
|
|
if (strcmp(pc->parent_name, "rtcclk") == 0)
|
|
|
|
parent_rate = clk_get_rate(&pc->pd->parent_rtcclk);
|
|
|
|
else
|
|
|
|
parent_rate = clk_get_rate(&pc->pd->parent_hfclk);
|
|
|
|
|
|
|
|
return parent_rate;
|
|
|
|
}
|
|
|
|
|
2019-02-25 08:14:49 +00:00
|
|
|
static ulong sifive_fu540_prci_get_rate(struct clk *clk)
|
|
|
|
{
|
|
|
|
struct __prci_clock *pc;
|
|
|
|
|
|
|
|
if (ARRAY_SIZE(__prci_init_clocks) <= clk->id)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
pc = &__prci_init_clocks[clk->id];
|
|
|
|
if (!pc->pd || !pc->ops->recalc_rate)
|
|
|
|
return -ENXIO;
|
|
|
|
|
2019-06-25 06:31:21 +00:00
|
|
|
return pc->ops->recalc_rate(pc, sifive_fu540_prci_parent_rate(pc));
|
2019-02-25 08:14:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static ulong sifive_fu540_prci_set_rate(struct clk *clk, ulong rate)
|
|
|
|
{
|
|
|
|
int err;
|
|
|
|
struct __prci_clock *pc;
|
|
|
|
|
|
|
|
if (ARRAY_SIZE(__prci_init_clocks) <= clk->id)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
pc = &__prci_init_clocks[clk->id];
|
|
|
|
if (!pc->pd || !pc->ops->set_rate)
|
|
|
|
return -ENXIO;
|
|
|
|
|
2019-06-25 06:31:21 +00:00
|
|
|
err = pc->ops->set_rate(pc, rate, sifive_fu540_prci_parent_rate(pc));
|
2019-02-25 08:14:49 +00:00
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
2020-05-29 06:03:29 +00:00
|
|
|
static int sifive_fu540_prci_enable(struct clk *clk)
|
|
|
|
{
|
|
|
|
struct __prci_clock *pc;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
if (ARRAY_SIZE(__prci_init_clocks) <= clk->id)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
pc = &__prci_init_clocks[clk->id];
|
|
|
|
if (!pc->pd)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
if (pc->ops->enable_clk)
|
|
|
|
ret = pc->ops->enable_clk(pc, 1);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int sifive_fu540_prci_disable(struct clk *clk)
|
|
|
|
{
|
|
|
|
struct __prci_clock *pc;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
if (ARRAY_SIZE(__prci_init_clocks) <= clk->id)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
pc = &__prci_init_clocks[clk->id];
|
|
|
|
if (!pc->pd)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
if (pc->ops->enable_clk)
|
|
|
|
ret = pc->ops->enable_clk(pc, 0);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2019-02-25 08:14:49 +00:00
|
|
|
static int sifive_fu540_prci_probe(struct udevice *dev)
|
|
|
|
{
|
|
|
|
int i, err;
|
|
|
|
struct __prci_clock *pc;
|
|
|
|
struct __prci_data *pd = dev_get_priv(dev);
|
|
|
|
|
2019-06-25 06:31:21 +00:00
|
|
|
pd->va = (void *)dev_read_addr(dev);
|
|
|
|
if (IS_ERR(pd->va))
|
|
|
|
return PTR_ERR(pd->va);
|
|
|
|
|
|
|
|
err = clk_get_by_index(dev, 0, &pd->parent_hfclk);
|
|
|
|
if (err)
|
|
|
|
return err;
|
2019-02-25 08:14:49 +00:00
|
|
|
|
2019-06-25 06:31:21 +00:00
|
|
|
err = clk_get_by_index(dev, 1, &pd->parent_rtcclk);
|
2019-02-25 08:14:49 +00:00
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(__prci_init_clocks); ++i) {
|
|
|
|
pc = &__prci_init_clocks[i];
|
|
|
|
pc->pd = pd;
|
|
|
|
if (pc->pwd)
|
2020-05-29 06:03:29 +00:00
|
|
|
__prci_wrpll_read_cfg0(pd, pc->pwd);
|
2019-02-25 08:14:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct clk_ops sifive_fu540_prci_ops = {
|
|
|
|
.set_rate = sifive_fu540_prci_set_rate,
|
|
|
|
.get_rate = sifive_fu540_prci_get_rate,
|
2020-05-29 06:03:29 +00:00
|
|
|
.enable = sifive_fu540_prci_enable,
|
|
|
|
.disable = sifive_fu540_prci_disable,
|
2019-02-25 08:14:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct udevice_id sifive_fu540_prci_ids[] = {
|
2019-06-25 06:31:21 +00:00
|
|
|
{ .compatible = "sifive,fu540-c000-prci" },
|
2019-02-25 08:14:49 +00:00
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(sifive_fu540_prci) = {
|
|
|
|
.name = "sifive-fu540-prci",
|
|
|
|
.id = UCLASS_CLK,
|
|
|
|
.of_match = sifive_fu540_prci_ids,
|
|
|
|
.probe = sifive_fu540_prci_probe,
|
|
|
|
.ops = &sifive_fu540_prci_ops,
|
|
|
|
.priv_auto_alloc_size = sizeof(struct __prci_data),
|
|
|
|
};
|