2006-08-15 12:22:35 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2006
|
|
|
|
* Stefan Roese, DENX Software Engineering, sr@denx.de.
|
|
|
|
*
|
2013-10-07 11:07:26 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2006-08-15 12:22:35 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
#include <common.h>
|
2008-03-19 09:23:43 +00:00
|
|
|
#include <libfdt.h>
|
|
|
|
#include <fdt_support.h>
|
2006-08-15 12:22:35 +00:00
|
|
|
#include <spd_sdram.h>
|
2010-09-09 17:18:00 +00:00
|
|
|
#include <asm/ppc4xx-emac.h>
|
2006-11-27 13:12:17 +00:00
|
|
|
#include <miiphy.h>
|
2008-03-19 09:23:43 +00:00
|
|
|
#include <asm/processor.h>
|
2009-11-12 15:41:09 +00:00
|
|
|
#include <asm/4xx_pci.h>
|
2006-08-15 12:22:35 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
extern int alpr_fpga_init(void);
|
|
|
|
|
|
|
|
int board_early_init_f (void)
|
|
|
|
{
|
2006-11-27 13:12:17 +00:00
|
|
|
/*-------------------------------------------------------------------------
|
|
|
|
* Initialize EBC CONFIG
|
|
|
|
*-------------------------------------------------------------------------*/
|
2009-09-09 14:25:29 +00:00
|
|
|
mtebc(EBC0_CFG, EBC_CFG_LE_UNLOCK |
|
2006-10-07 09:35:25 +00:00
|
|
|
EBC_CFG_PTD_DISABLE | EBC_CFG_RTC_64PERCLK |
|
|
|
|
EBC_CFG_ATC_PREVIOUS | EBC_CFG_DTC_PREVIOUS |
|
|
|
|
EBC_CFG_CTC_PREVIOUS | EBC_CFG_EMC_NONDEFAULT |
|
|
|
|
EBC_CFG_PME_DISABLE | EBC_CFG_PR_32);
|
2006-08-15 12:22:35 +00:00
|
|
|
|
|
|
|
/*--------------------------------------------------------------------
|
|
|
|
* Setup the interrupt controller polarities, triggers, etc.
|
|
|
|
*-------------------------------------------------------------------*/
|
2008-06-26 15:36:39 +00:00
|
|
|
/*
|
|
|
|
* Because of the interrupt handling rework to handle 440GX interrupts
|
|
|
|
* with the common code, we needed to change names of the UIC registers.
|
|
|
|
* Here the new relationship:
|
|
|
|
*
|
|
|
|
* U-Boot name 440GX name
|
|
|
|
* -----------------------
|
|
|
|
* UIC0 UICB0
|
|
|
|
* UIC1 UIC0
|
|
|
|
* UIC2 UIC1
|
|
|
|
* UIC3 UIC2
|
|
|
|
*/
|
2009-09-24 07:55:50 +00:00
|
|
|
mtdcr (UIC1SR, 0xffffffff); /* clear all */
|
|
|
|
mtdcr (UIC1ER, 0x00000000); /* disable all */
|
|
|
|
mtdcr (UIC1CR, 0x00000009); /* SMI & UIC1 crit are critical */
|
|
|
|
mtdcr (UIC1PR, 0xfffffe03); /* per manual */
|
|
|
|
mtdcr (UIC1TR, 0x01c00000); /* per manual */
|
|
|
|
mtdcr (UIC1VR, 0x00000001); /* int31 highest, base=0x000 */
|
|
|
|
mtdcr (UIC1SR, 0xffffffff); /* clear all */
|
|
|
|
|
|
|
|
mtdcr (UIC2SR, 0xffffffff); /* clear all */
|
|
|
|
mtdcr (UIC2ER, 0x00000000); /* disable all */
|
|
|
|
mtdcr (UIC2CR, 0x00000000); /* all non-critical */
|
|
|
|
mtdcr (UIC2PR, 0xffffe0ff); /* per ref-board manual */
|
|
|
|
mtdcr (UIC2TR, 0x00ffc000); /* per ref-board manual */
|
|
|
|
mtdcr (UIC2VR, 0x00000001); /* int31 highest, base=0x000 */
|
|
|
|
mtdcr (UIC2SR, 0xffffffff); /* clear all */
|
|
|
|
|
|
|
|
mtdcr (UIC3SR, 0xffffffff); /* clear all */
|
|
|
|
mtdcr (UIC3ER, 0x00000000); /* disable all */
|
|
|
|
mtdcr (UIC3CR, 0x00000000); /* all non-critical */
|
|
|
|
mtdcr (UIC3PR, 0xffffffff); /* per ref-board manual */
|
|
|
|
mtdcr (UIC3TR, 0x00ff8c0f); /* per ref-board manual */
|
|
|
|
mtdcr (UIC3VR, 0x00000001); /* int31 highest, base=0x000 */
|
|
|
|
mtdcr (UIC3SR, 0xffffffff); /* clear all */
|
|
|
|
|
|
|
|
mtdcr (UIC0SR, 0xfc000000); /* clear all */
|
|
|
|
mtdcr (UIC0ER, 0x00000000); /* disable all */
|
|
|
|
mtdcr (UIC0CR, 0x00000000); /* all non-critical */
|
|
|
|
mtdcr (UIC0PR, 0xfc000000); /* */
|
|
|
|
mtdcr (UIC0TR, 0x00000000); /* */
|
|
|
|
mtdcr (UIC0VR, 0x00000001); /* */
|
2006-11-27 13:12:17 +00:00
|
|
|
|
2007-01-06 14:56:13 +00:00
|
|
|
/* Setup shutdown/SSD empty interrupt as inputs */
|
2008-10-16 13:01:15 +00:00
|
|
|
out32(GPIO0_TCR, in32(GPIO0_TCR) & ~(CONFIG_SYS_GPIO_SHUTDOWN | CONFIG_SYS_GPIO_SSD_EMPTY));
|
|
|
|
out32(GPIO0_ODR, in32(GPIO0_ODR) & ~(CONFIG_SYS_GPIO_SHUTDOWN | CONFIG_SYS_GPIO_SSD_EMPTY));
|
2007-01-06 14:56:13 +00:00
|
|
|
|
2006-11-27 13:12:17 +00:00
|
|
|
/* Setup GPIO/IRQ multiplexing */
|
2009-09-09 14:25:29 +00:00
|
|
|
mtsdr(SDR0_PFC0, 0x01a33e00);
|
2006-08-15 12:22:35 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-11-27 13:12:17 +00:00
|
|
|
int last_stage_init(void)
|
|
|
|
{
|
|
|
|
unsigned short reg;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Configure LED's of both Marvell 88E1111 PHY's
|
|
|
|
*
|
|
|
|
* This has to be done after the 4xx ethernet driver is loaded,
|
|
|
|
* so "last_stage_init()" is the right place.
|
|
|
|
*/
|
|
|
|
miiphy_read("ppc_4xx_eth2", CONFIG_PHY2_ADDR, 0x18, ®);
|
|
|
|
reg |= 0x0001;
|
|
|
|
miiphy_write("ppc_4xx_eth2", CONFIG_PHY2_ADDR, 0x18, reg);
|
|
|
|
miiphy_read("ppc_4xx_eth3", CONFIG_PHY3_ADDR, 0x18, ®);
|
|
|
|
reg |= 0x0001;
|
|
|
|
miiphy_write("ppc_4xx_eth3", CONFIG_PHY3_ADDR, 0x18, reg);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int board_rev(void)
|
|
|
|
{
|
|
|
|
/* Setup as input */
|
2008-10-16 13:01:15 +00:00
|
|
|
out32(GPIO0_TCR, in32(GPIO0_TCR) & ~(CONFIG_SYS_GPIO_REV0 | CONFIG_SYS_GPIO_REV1));
|
|
|
|
out32(GPIO0_ODR, in32(GPIO0_ODR) & ~(CONFIG_SYS_GPIO_REV0 | CONFIG_SYS_GPIO_REV1));
|
2006-11-27 13:12:17 +00:00
|
|
|
|
2007-01-06 14:56:13 +00:00
|
|
|
return (in32(GPIO0_IR) >> 16) & 0x3;
|
2006-11-27 13:12:17 +00:00
|
|
|
}
|
|
|
|
|
2006-08-15 12:22:35 +00:00
|
|
|
int checkboard (void)
|
|
|
|
{
|
2011-05-04 10:32:28 +00:00
|
|
|
char buf[64];
|
|
|
|
int i = getenv_f("serial#", buf, sizeof(buf));
|
2006-08-15 12:22:35 +00:00
|
|
|
|
|
|
|
printf ("Board: ALPR");
|
2011-05-04 10:32:28 +00:00
|
|
|
if (i > 0) {
|
|
|
|
puts(", serial# ");
|
|
|
|
puts(buf);
|
2006-08-15 12:22:35 +00:00
|
|
|
}
|
2006-11-27 13:12:17 +00:00
|
|
|
printf(" (Rev. %d)\n", board_rev());
|
2006-08-15 12:22:35 +00:00
|
|
|
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
2007-06-25 13:57:39 +00:00
|
|
|
#if defined(CONFIG_PCI)
|
2009-11-12 15:41:09 +00:00
|
|
|
/*
|
|
|
|
* Override weak pci_pre_init()
|
|
|
|
*/
|
|
|
|
int pci_pre_init(struct pci_controller *hose)
|
2006-08-15 12:22:35 +00:00
|
|
|
{
|
2009-11-12 15:41:09 +00:00
|
|
|
if (__pci_pre_init(hose) == 0)
|
2006-08-15 12:22:35 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* FPGA Init */
|
2009-11-12 15:41:09 +00:00
|
|
|
alpr_fpga_init();
|
2006-08-15 12:22:35 +00:00
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*************************************************************************
|
2009-10-29 15:54:52 +00:00
|
|
|
* Override weak is_pci_host()
|
2006-08-15 12:22:35 +00:00
|
|
|
*
|
|
|
|
* This routine is called to determine if a pci scan should be
|
|
|
|
* performed. With various hardware environments (especially cPCI and
|
|
|
|
* PPMC) it's insufficient to depend on the state of the arbiter enable
|
|
|
|
* bit in the strap register, or generic host/adapter assumptions.
|
|
|
|
*
|
|
|
|
* Rather than hard-code a bad assumption in the general 440 code, the
|
|
|
|
* 440 pci code requires the board to decide at runtime.
|
|
|
|
*
|
|
|
|
* Return 0 for adapter mode, non-zero for host (monarch) mode.
|
|
|
|
*
|
|
|
|
*
|
|
|
|
************************************************************************/
|
2006-11-27 13:12:17 +00:00
|
|
|
static void wait_for_pci_ready(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Configure EREADY as input
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
out32(GPIO0_TCR, in32(GPIO0_TCR) & ~CONFIG_SYS_GPIO_EREADY);
|
2006-11-27 13:12:17 +00:00
|
|
|
udelay(1000);
|
|
|
|
|
|
|
|
for (;;) {
|
2008-10-16 13:01:15 +00:00
|
|
|
if (in32(GPIO0_IR) & CONFIG_SYS_GPIO_EREADY)
|
2006-11-27 13:12:17 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
|
|
|
|
2006-08-15 12:22:35 +00:00
|
|
|
int is_pci_host(struct pci_controller *hose)
|
|
|
|
{
|
2006-11-27 13:12:17 +00:00
|
|
|
wait_for_pci_ready();
|
|
|
|
return 1; /* return 1 for host controller */
|
2006-08-15 12:22:35 +00:00
|
|
|
}
|
|
|
|
#endif /* defined(CONFIG_PCI) */
|
|
|
|
|
|
|
|
/*************************************************************************
|
|
|
|
* pci_master_init
|
|
|
|
*
|
|
|
|
************************************************************************/
|
2008-10-16 13:01:15 +00:00
|
|
|
#if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT)
|
2006-08-15 12:22:35 +00:00
|
|
|
void pci_master_init(struct pci_controller *hose)
|
|
|
|
{
|
|
|
|
/*--------------------------------------------------------------------------+
|
|
|
|
| PowerPC440 PCI Master configuration.
|
|
|
|
| Map PLB/processor addresses to PCI memory space.
|
|
|
|
| PLB address 0xA0000000-0xCFFFFFFF ==> PCI address 0x80000000-0xCFFFFFFF
|
|
|
|
| Use byte reversed out routines to handle endianess.
|
|
|
|
| Make this region non-prefetchable.
|
|
|
|
+--------------------------------------------------------------------------*/
|
2009-10-04 18:04:20 +00:00
|
|
|
out32r( PCIL0_POM0SA, 0 ); /* disable */
|
|
|
|
out32r( PCIL0_POM1SA, 0 ); /* disable */
|
|
|
|
out32r( PCIL0_POM2SA, 0 ); /* disable */
|
|
|
|
|
|
|
|
out32r(PCIL0_POM0LAL, CONFIG_SYS_PCI_MEMBASE); /* PMM0 Local Address */
|
|
|
|
out32r(PCIL0_POM0LAH, 0x00000003); /* PMM0 Local Address */
|
|
|
|
out32r(PCIL0_POM0PCIAL, CONFIG_SYS_PCI_MEMBASE); /* PMM0 PCI Low Address */
|
|
|
|
out32r(PCIL0_POM0PCIAH, 0x00000000); /* PMM0 PCI High Address */
|
|
|
|
out32r(PCIL0_POM0SA, ~(0x10000000 - 1) | 1); /* 256MB + enable region */
|
|
|
|
|
|
|
|
out32r(PCIL0_POM1LAL, CONFIG_SYS_PCI_MEMBASE2); /* PMM0 Local Address */
|
|
|
|
out32r(PCIL0_POM1LAH, 0x00000003); /* PMM0 Local Address */
|
|
|
|
out32r(PCIL0_POM1PCIAL, CONFIG_SYS_PCI_MEMBASE2); /* PMM0 PCI Low Address */
|
|
|
|
out32r(PCIL0_POM1PCIAH, 0x00000000); /* PMM0 PCI High Address */
|
|
|
|
out32r(PCIL0_POM1SA, ~(0x10000000 - 1) | 1); /* 256MB + enable region */
|
2006-08-15 12:22:35 +00:00
|
|
|
}
|
2008-10-16 13:01:15 +00:00
|
|
|
#endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT) */
|