2011-11-08 23:18:08 +00:00
|
|
|
/*
|
2013-01-11 03:19:08 +00:00
|
|
|
* Freescale i.MX23/i.MX28 common code
|
2011-11-08 23:18:08 +00:00
|
|
|
*
|
|
|
|
* Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
|
|
|
|
* on behalf of DENX Software Engineering GmbH
|
|
|
|
*
|
|
|
|
* Based on code from LTIB:
|
|
|
|
* Copyright (C) 2010 Freescale Semiconductor, Inc.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/errno.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/clock.h>
|
2012-04-08 17:34:46 +00:00
|
|
|
#include <asm/arch/dma.h>
|
2011-11-08 23:18:08 +00:00
|
|
|
#include <asm/arch/gpio.h>
|
2011-11-08 23:18:13 +00:00
|
|
|
#include <asm/arch/iomux.h>
|
2011-11-08 23:18:08 +00:00
|
|
|
#include <asm/arch/imx-regs.h>
|
|
|
|
#include <asm/arch/sys_proto.h>
|
2013-01-08 05:21:45 +00:00
|
|
|
#include <linux/compiler.h>
|
2011-11-08 23:18:08 +00:00
|
|
|
|
2011-11-08 23:18:23 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2011-11-08 23:18:08 +00:00
|
|
|
/* 1 second delay should be plenty of time for block reset. */
|
|
|
|
#define RESET_MAX_TIMEOUT 1000000
|
|
|
|
|
2012-08-13 09:53:12 +00:00
|
|
|
#define MXS_BLOCK_SFTRST (1 << 31)
|
|
|
|
#define MXS_BLOCK_CLKGATE (1 << 30)
|
2011-11-08 23:18:08 +00:00
|
|
|
|
|
|
|
/* Lowlevel init isn't used on i.MX28, so just have a dummy here */
|
|
|
|
inline void lowlevel_init(void) {}
|
|
|
|
|
|
|
|
void reset_cpu(ulong ignored) __attribute__((noreturn));
|
|
|
|
|
|
|
|
void reset_cpu(ulong ignored)
|
|
|
|
{
|
2012-08-05 09:05:31 +00:00
|
|
|
struct mxs_rtc_regs *rtc_regs =
|
|
|
|
(struct mxs_rtc_regs *)MXS_RTC_BASE;
|
|
|
|
struct mxs_lcdif_regs *lcdif_regs =
|
|
|
|
(struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
|
2012-05-01 11:09:47 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Shut down the LCD controller as it interferes with BootROM boot mode
|
|
|
|
* pads sampling.
|
|
|
|
*/
|
|
|
|
writel(LCDIF_CTRL_RUN, &lcdif_regs->hw_lcdif_ctrl_clr);
|
2011-11-08 23:18:08 +00:00
|
|
|
|
|
|
|
/* Wait 1 uS before doing the actual watchdog reset */
|
|
|
|
writel(1, &rtc_regs->hw_rtc_watchdog);
|
|
|
|
writel(RTC_CTRL_WATCHDOGEN, &rtc_regs->hw_rtc_ctrl_set);
|
|
|
|
|
|
|
|
/* Endless loop, reset will exit from here */
|
|
|
|
for (;;)
|
|
|
|
;
|
|
|
|
}
|
|
|
|
|
2012-03-15 18:33:23 +00:00
|
|
|
void enable_caches(void)
|
|
|
|
{
|
|
|
|
#ifndef CONFIG_SYS_ICACHE_OFF
|
|
|
|
icache_enable();
|
|
|
|
#endif
|
|
|
|
#ifndef CONFIG_SYS_DCACHE_OFF
|
|
|
|
dcache_enable();
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2012-08-22 10:10:11 +00:00
|
|
|
int mxs_wait_mask_set(struct mxs_register_32 *reg, uint32_t mask, unsigned
|
|
|
|
int timeout)
|
2011-11-08 23:18:08 +00:00
|
|
|
{
|
|
|
|
while (--timeout) {
|
|
|
|
if ((readl(®->reg) & mask) == mask)
|
|
|
|
break;
|
|
|
|
udelay(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
return !timeout;
|
|
|
|
}
|
|
|
|
|
2012-08-22 10:10:11 +00:00
|
|
|
int mxs_wait_mask_clr(struct mxs_register_32 *reg, uint32_t mask, unsigned
|
|
|
|
int timeout)
|
2011-11-08 23:18:08 +00:00
|
|
|
{
|
|
|
|
while (--timeout) {
|
|
|
|
if ((readl(®->reg) & mask) == 0)
|
|
|
|
break;
|
|
|
|
udelay(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
return !timeout;
|
|
|
|
}
|
|
|
|
|
2012-08-13 09:53:12 +00:00
|
|
|
int mxs_reset_block(struct mxs_register_32 *reg)
|
2011-11-08 23:18:08 +00:00
|
|
|
{
|
|
|
|
/* Clear SFTRST */
|
2012-08-13 09:53:12 +00:00
|
|
|
writel(MXS_BLOCK_SFTRST, ®->reg_clr);
|
2011-11-08 23:18:08 +00:00
|
|
|
|
2012-08-13 09:53:12 +00:00
|
|
|
if (mxs_wait_mask_clr(reg, MXS_BLOCK_SFTRST, RESET_MAX_TIMEOUT))
|
2011-11-08 23:18:08 +00:00
|
|
|
return 1;
|
|
|
|
|
|
|
|
/* Clear CLKGATE */
|
2012-08-13 09:53:12 +00:00
|
|
|
writel(MXS_BLOCK_CLKGATE, ®->reg_clr);
|
2011-11-08 23:18:08 +00:00
|
|
|
|
|
|
|
/* Set SFTRST */
|
2012-08-13 09:53:12 +00:00
|
|
|
writel(MXS_BLOCK_SFTRST, ®->reg_set);
|
2011-11-08 23:18:08 +00:00
|
|
|
|
|
|
|
/* Wait for CLKGATE being set */
|
2012-08-13 09:53:12 +00:00
|
|
|
if (mxs_wait_mask_set(reg, MXS_BLOCK_CLKGATE, RESET_MAX_TIMEOUT))
|
2011-11-08 23:18:08 +00:00
|
|
|
return 1;
|
|
|
|
|
|
|
|
/* Clear SFTRST */
|
2012-08-13 09:53:12 +00:00
|
|
|
writel(MXS_BLOCK_SFTRST, ®->reg_clr);
|
2011-11-08 23:18:08 +00:00
|
|
|
|
2012-08-13 09:53:12 +00:00
|
|
|
if (mxs_wait_mask_clr(reg, MXS_BLOCK_SFTRST, RESET_MAX_TIMEOUT))
|
2011-11-08 23:18:08 +00:00
|
|
|
return 1;
|
|
|
|
|
|
|
|
/* Clear CLKGATE */
|
2012-08-13 09:53:12 +00:00
|
|
|
writel(MXS_BLOCK_CLKGATE, ®->reg_clr);
|
2011-11-08 23:18:08 +00:00
|
|
|
|
2012-08-13 09:53:12 +00:00
|
|
|
if (mxs_wait_mask_clr(reg, MXS_BLOCK_CLKGATE, RESET_MAX_TIMEOUT))
|
2011-11-08 23:18:08 +00:00
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-08 23:18:23 +00:00
|
|
|
void mx28_fixup_vt(uint32_t start_addr)
|
|
|
|
{
|
|
|
|
uint32_t *vt = (uint32_t *)0x20;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < 8; i++)
|
|
|
|
vt[i] = start_addr + (4 * i);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_MISC_INIT
|
|
|
|
int arch_misc_init(void)
|
|
|
|
{
|
|
|
|
mx28_fixup_vt(gd->relocaddr);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-11-08 23:18:08 +00:00
|
|
|
int arch_cpu_init(void)
|
|
|
|
{
|
2012-08-05 09:05:31 +00:00
|
|
|
struct mxs_clkctrl_regs *clkctrl_regs =
|
|
|
|
(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
|
2011-11-08 23:18:23 +00:00
|
|
|
extern uint32_t _start;
|
|
|
|
|
|
|
|
mx28_fixup_vt((uint32_t)&_start);
|
2011-11-08 23:18:08 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable NAND clock
|
|
|
|
*/
|
|
|
|
/* Clear bypass bit */
|
|
|
|
writel(CLKCTRL_CLKSEQ_BYPASS_GPMI,
|
|
|
|
&clkctrl_regs->hw_clkctrl_clkseq_set);
|
|
|
|
|
|
|
|
/* Set GPMI clock to ref_gpmi / 12 */
|
|
|
|
clrsetbits_le32(&clkctrl_regs->hw_clkctrl_gpmi,
|
|
|
|
CLKCTRL_GPMI_CLKGATE | CLKCTRL_GPMI_DIV_MASK, 1);
|
|
|
|
|
|
|
|
udelay(1000);
|
|
|
|
|
2011-11-08 23:18:13 +00:00
|
|
|
/*
|
|
|
|
* Configure GPIO unit
|
|
|
|
*/
|
|
|
|
mxs_gpio_init();
|
|
|
|
|
2012-04-08 17:34:46 +00:00
|
|
|
#ifdef CONFIG_APBH_DMA
|
|
|
|
/* Start APBH DMA */
|
|
|
|
mxs_dma_init();
|
|
|
|
#endif
|
|
|
|
|
2011-11-08 23:18:08 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#if defined(CONFIG_DISPLAY_CPUINFO)
|
2012-07-28 11:43:47 +00:00
|
|
|
static const char *get_cpu_type(void)
|
|
|
|
{
|
2012-08-05 09:05:31 +00:00
|
|
|
struct mxs_digctl_regs *digctl_regs =
|
|
|
|
(struct mxs_digctl_regs *)MXS_DIGCTL_BASE;
|
2012-07-28 11:43:47 +00:00
|
|
|
|
|
|
|
switch (readl(&digctl_regs->hw_digctl_chipid) & HW_DIGCTL_CHIPID_MASK) {
|
2013-01-11 03:19:08 +00:00
|
|
|
case HW_DIGCTL_CHIPID_MX23:
|
|
|
|
return "23";
|
2012-07-28 11:43:47 +00:00
|
|
|
case HW_DIGCTL_CHIPID_MX28:
|
|
|
|
return "28";
|
|
|
|
default:
|
|
|
|
return "??";
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const char *get_cpu_rev(void)
|
|
|
|
{
|
2012-08-05 09:05:31 +00:00
|
|
|
struct mxs_digctl_regs *digctl_regs =
|
|
|
|
(struct mxs_digctl_regs *)MXS_DIGCTL_BASE;
|
2012-07-28 11:43:47 +00:00
|
|
|
uint8_t rev = readl(&digctl_regs->hw_digctl_chipid) & 0x000000FF;
|
|
|
|
|
|
|
|
switch (readl(&digctl_regs->hw_digctl_chipid) & HW_DIGCTL_CHIPID_MASK) {
|
2013-01-11 03:19:08 +00:00
|
|
|
case HW_DIGCTL_CHIPID_MX23:
|
|
|
|
switch (rev) {
|
|
|
|
case 0x0:
|
|
|
|
return "1.0";
|
|
|
|
case 0x1:
|
|
|
|
return "1.1";
|
|
|
|
case 0x2:
|
|
|
|
return "1.2";
|
|
|
|
case 0x3:
|
|
|
|
return "1.3";
|
|
|
|
case 0x4:
|
|
|
|
return "1.4";
|
|
|
|
default:
|
|
|
|
return "??";
|
|
|
|
}
|
2012-07-28 11:43:47 +00:00
|
|
|
case HW_DIGCTL_CHIPID_MX28:
|
|
|
|
switch (rev) {
|
|
|
|
case 0x1:
|
|
|
|
return "1.2";
|
|
|
|
default:
|
|
|
|
return "??";
|
|
|
|
}
|
|
|
|
default:
|
|
|
|
return "??";
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-08 23:18:08 +00:00
|
|
|
int print_cpuinfo(void)
|
|
|
|
{
|
2012-08-05 09:05:32 +00:00
|
|
|
struct mxs_spl_data *data = (struct mxs_spl_data *)
|
|
|
|
((CONFIG_SYS_TEXT_BASE - sizeof(struct mxs_spl_data)) & ~0xf);
|
2012-05-01 11:09:45 +00:00
|
|
|
|
2012-07-28 11:43:47 +00:00
|
|
|
printf("CPU: Freescale i.MX%s rev%s at %d MHz\n",
|
|
|
|
get_cpu_type(),
|
|
|
|
get_cpu_rev(),
|
|
|
|
mxc_get_clock(MXC_ARM_CLK) / 1000000);
|
2012-08-13 09:53:12 +00:00
|
|
|
printf("BOOT: %s\n", mxs_boot_modes[data->boot_mode_idx].mode);
|
2011-11-08 23:18:08 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int do_mx28_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char *const argv[])
|
|
|
|
{
|
|
|
|
printf("CPU: %3d MHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
|
|
|
|
printf("BUS: %3d MHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000000);
|
|
|
|
printf("EMI: %3d MHz\n", mxc_get_clock(MXC_EMI_CLK));
|
|
|
|
printf("GPMI: %3d MHz\n", mxc_get_clock(MXC_GPMI_CLK) / 1000000);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initializes on-chip ethernet controllers.
|
|
|
|
*/
|
2012-08-19 04:58:29 +00:00
|
|
|
#if defined(CONFIG_MX28) && defined(CONFIG_CMD_NET)
|
2011-11-08 23:18:08 +00:00
|
|
|
int cpu_eth_init(bd_t *bis)
|
|
|
|
{
|
2012-08-05 09:05:31 +00:00
|
|
|
struct mxs_clkctrl_regs *clkctrl_regs =
|
|
|
|
(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
|
2011-11-08 23:18:08 +00:00
|
|
|
|
|
|
|
/* Turn on ENET clocks */
|
|
|
|
clrbits_le32(&clkctrl_regs->hw_clkctrl_enet,
|
|
|
|
CLKCTRL_ENET_SLEEP | CLKCTRL_ENET_DISABLE);
|
|
|
|
|
|
|
|
/* Set up ENET PLL for 50 MHz */
|
|
|
|
/* Power on ENET PLL */
|
|
|
|
writel(CLKCTRL_PLL2CTRL0_POWER,
|
|
|
|
&clkctrl_regs->hw_clkctrl_pll2ctrl0_set);
|
|
|
|
|
|
|
|
udelay(10);
|
|
|
|
|
|
|
|
/* Gate on ENET PLL */
|
|
|
|
writel(CLKCTRL_PLL2CTRL0_CLKGATE,
|
|
|
|
&clkctrl_regs->hw_clkctrl_pll2ctrl0_clr);
|
|
|
|
|
|
|
|
/* Enable pad output */
|
|
|
|
setbits_le32(&clkctrl_regs->hw_clkctrl_enet, CLKCTRL_ENET_CLK_OUT_EN);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2013-01-08 05:21:45 +00:00
|
|
|
__weak void mx28_adjust_mac(int dev_id, unsigned char *mac)
|
2011-12-20 06:42:29 +00:00
|
|
|
{
|
|
|
|
mac[0] = 0x00;
|
|
|
|
mac[1] = 0x04; /* Use FSL vendor MAC address by default */
|
|
|
|
|
|
|
|
if (dev_id == 1) /* Let MAC1 be MAC0 + 1 by default */
|
|
|
|
mac[5] += 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_MX28_FEC_MAC_IN_OCOTP
|
|
|
|
|
|
|
|
#define MXS_OCOTP_MAX_TIMEOUT 1000000
|
|
|
|
void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
|
|
|
|
{
|
2012-08-05 09:05:31 +00:00
|
|
|
struct mxs_ocotp_regs *ocotp_regs =
|
|
|
|
(struct mxs_ocotp_regs *)MXS_OCOTP_BASE;
|
2011-12-20 06:42:29 +00:00
|
|
|
uint32_t data;
|
|
|
|
|
|
|
|
memset(mac, 0, 6);
|
|
|
|
|
|
|
|
writel(OCOTP_CTRL_RD_BANK_OPEN, &ocotp_regs->hw_ocotp_ctrl_set);
|
|
|
|
|
2012-08-13 09:53:12 +00:00
|
|
|
if (mxs_wait_mask_clr(&ocotp_regs->hw_ocotp_ctrl_reg, OCOTP_CTRL_BUSY,
|
2011-12-20 06:42:29 +00:00
|
|
|
MXS_OCOTP_MAX_TIMEOUT)) {
|
|
|
|
printf("MXS FEC: Can't get MAC from OCOTP\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
data = readl(&ocotp_regs->hw_ocotp_cust0);
|
|
|
|
|
|
|
|
mac[2] = (data >> 24) & 0xff;
|
|
|
|
mac[3] = (data >> 16) & 0xff;
|
|
|
|
mac[4] = (data >> 8) & 0xff;
|
|
|
|
mac[5] = data & 0xff;
|
|
|
|
mx28_adjust_mac(dev_id, mac);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
|
|
|
|
{
|
|
|
|
memset(mac, 0, 6);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-08-19 04:58:30 +00:00
|
|
|
int mxs_dram_init(void)
|
2011-12-20 05:46:33 +00:00
|
|
|
{
|
2012-08-05 09:05:32 +00:00
|
|
|
struct mxs_spl_data *data = (struct mxs_spl_data *)
|
|
|
|
((CONFIG_SYS_TEXT_BASE - sizeof(struct mxs_spl_data)) & ~0xf);
|
2011-12-20 05:46:33 +00:00
|
|
|
|
2012-05-01 11:09:44 +00:00
|
|
|
if (data->mem_dram_size == 0) {
|
2012-08-19 04:58:30 +00:00
|
|
|
printf("MXS:\n"
|
2012-05-01 11:09:44 +00:00
|
|
|
"Error, the RAM size passed up from SPL is 0!\n");
|
2011-12-20 05:46:33 +00:00
|
|
|
hang();
|
|
|
|
}
|
|
|
|
|
2012-05-01 11:09:44 +00:00
|
|
|
gd->ram_size = data->mem_dram_size;
|
2011-12-20 05:46:33 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-08 23:18:08 +00:00
|
|
|
U_BOOT_CMD(
|
|
|
|
clocks, CONFIG_SYS_MAXARGS, 1, do_mx28_showclocks,
|
|
|
|
"display clocks",
|
|
|
|
""
|
|
|
|
);
|