2019-06-06 12:35:28 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+ OR X11
|
|
|
|
/*
|
|
|
|
* Device Tree Include file for NXP Layerscape-1046A family SoC.
|
|
|
|
*
|
2023-06-07 11:20:45 +00:00
|
|
|
* Copyright 2019-2023 NXP
|
2019-06-06 12:35:28 +00:00
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
/dts-v1/;
|
|
|
|
/include/ "fsl-ls1046a.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "LS1046A FRWY Board";
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
spi0 = &qspi;
|
|
|
|
};
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
&qspi {
|
|
|
|
status = "okay";
|
|
|
|
|
2019-12-12 06:19:24 +00:00
|
|
|
mt25qu512a0: flash@0 {
|
2019-06-06 12:35:28 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2019-12-12 06:19:24 +00:00
|
|
|
compatible = "jedec,spi-nor";
|
2019-06-06 12:35:28 +00:00
|
|
|
spi-max-frequency = <50000000>;
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2020-02-05 14:02:17 +00:00
|
|
|
&i2c0 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
2023-06-07 11:20:45 +00:00
|
|
|
|
|
|
|
#include "fsl-ls1046-post.dtsi"
|
|
|
|
|
|
|
|
&fman0 {
|
|
|
|
ethernet@e0000 {
|
|
|
|
phy-handle = <&qsgmii_phy4>;
|
|
|
|
phy-connection-type = "qsgmii";
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
ethernet@e8000 {
|
|
|
|
phy-handle = <&qsgmii_phy2>;
|
|
|
|
phy-connection-type = "qsgmii";
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
ethernet@ea000 {
|
|
|
|
phy-handle = <&qsgmii_phy1>;
|
|
|
|
phy-connection-type = "qsgmii";
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
ethernet@f2000 {
|
|
|
|
phy-handle = <&qsgmii_phy3>;
|
|
|
|
phy-connection-type = "qsgmii";
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
mdio@fd000 {
|
|
|
|
qsgmii_phy1: ethernet-phy@1c {
|
|
|
|
reg = <0x1c>;
|
|
|
|
};
|
|
|
|
|
|
|
|
qsgmii_phy2: ethernet-phy@1d {
|
|
|
|
reg = <0x1d>;
|
|
|
|
};
|
|
|
|
|
|
|
|
qsgmii_phy3: ethernet-phy@1e {
|
|
|
|
reg = <0x1e>;
|
|
|
|
};
|
|
|
|
|
|
|
|
qsgmii_phy4: ethernet-phy@1f {
|
|
|
|
reg = <0x1f>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|