2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2009-06-12 11:29:00 +00:00
|
|
|
/*
|
|
|
|
* Configuation settings for the Freescale MCF5208EVBe.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
|
|
|
|
* TsiChung Liew (Tsi-Chung.Liew@freescale.com)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _M5208EVBE_H
|
|
|
|
#define _M5208EVBE_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* High Level Configuration Options
|
|
|
|
* (easy to change)
|
|
|
|
*/
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_UART_PORT (0)
|
2009-06-12 11:29:00 +00:00
|
|
|
|
|
|
|
/* I2C */
|
|
|
|
|
2022-12-04 15:03:50 +00:00
|
|
|
#define CFG_EXTRA_ENV_SETTINGS \
|
2009-06-12 11:29:00 +00:00
|
|
|
"netdev=eth0\0" \
|
|
|
|
"loadaddr=40010000\0" \
|
|
|
|
"u-boot=u-boot.bin\0" \
|
|
|
|
"load=tftp ${loadaddr) ${u-boot}\0" \
|
|
|
|
"upd=run load; run prog\0" \
|
|
|
|
"prog=prot off 0 3ffff;" \
|
|
|
|
"era 0 3ffff;" \
|
|
|
|
"cp.b ${loadaddr} 0 ${filesize};" \
|
|
|
|
"save\0" \
|
|
|
|
""
|
|
|
|
|
2022-12-04 15:13:37 +00:00
|
|
|
#define CFG_PRAM 512 /* 512 KB */
|
2009-06-12 11:29:00 +00:00
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_CLK 166666666 /* CPU Core Clock */
|
|
|
|
#define CFG_SYS_PLL_ODR 0x36
|
|
|
|
#define CFG_SYS_PLL_FDR 0x7D
|
2009-06-12 11:29:00 +00:00
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_MBAR 0xFC000000
|
2009-06-12 11:29:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Low Level Configuration Settings
|
|
|
|
* (address mappings, register initial values, etc.)
|
|
|
|
* You should know what you are doing if you make changes here.
|
|
|
|
*/
|
|
|
|
/* Definitions for initial stack pointer and data area (in DPRAM) */
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_INIT_RAM_ADDR 0x80000000
|
|
|
|
#define CFG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in internal SRAM */
|
|
|
|
#define CFG_SYS_INIT_RAM_CTRL 0x221
|
2009-06-12 11:29:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Start addresses for the final memory configuration
|
|
|
|
* (Set up by the startup code)
|
2022-11-16 18:10:37 +00:00
|
|
|
* Please note that CFG_SYS_SDRAM_BASE _must_ start at 0
|
2009-06-12 11:29:00 +00:00
|
|
|
*/
|
2022-11-16 18:10:37 +00:00
|
|
|
#define CFG_SYS_SDRAM_BASE 0x40000000
|
|
|
|
#define CFG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
|
|
|
|
#define CFG_SYS_SDRAM_CFG1 0x43711630
|
|
|
|
#define CFG_SYS_SDRAM_CFG2 0x56670000
|
|
|
|
#define CFG_SYS_SDRAM_CTRL 0xE1002000
|
|
|
|
#define CFG_SYS_SDRAM_EMOD 0x80010000
|
|
|
|
#define CFG_SYS_SDRAM_MODE 0x00CD0000
|
2009-06-12 11:29:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* For booting Linux, the board info and command line data
|
|
|
|
* have to be in the first 8 MB of memory, since this is
|
|
|
|
* the maximum mapped by the Linux kernel during initialization ??
|
|
|
|
*/
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20))
|
2009-06-12 11:29:00 +00:00
|
|
|
|
|
|
|
/* FLASH organization */
|
|
|
|
#ifdef CONFIG_SYS_FLASH_CFI
|
2022-11-16 18:10:41 +00:00
|
|
|
# define CFG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
|
2009-06-12 11:29:00 +00:00
|
|
|
#endif
|
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_FLASH_BASE CFG_SYS_CS0_BASE
|
2009-06-12 11:29:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Configuration for environment
|
|
|
|
* Environment is embedded in u-boot in the second sector of the flash
|
|
|
|
*/
|
|
|
|
|
2015-03-29 20:54:16 +00:00
|
|
|
#define LDS_BOARD_TEXT \
|
2017-08-03 18:21:49 +00:00
|
|
|
. = DEFINED(env_offset) ? env_offset : .; \
|
|
|
|
env/embedded.o(.text*);
|
2015-03-29 20:54:16 +00:00
|
|
|
|
2009-06-12 11:29:00 +00:00
|
|
|
/* Cache Configuration */
|
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
#define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
|
|
|
|
CFG_SYS_INIT_RAM_SIZE - 8)
|
|
|
|
#define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
|
|
|
|
CFG_SYS_INIT_RAM_SIZE - 4)
|
|
|
|
#define CFG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
|
|
|
|
#define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \
|
2022-11-16 18:10:37 +00:00
|
|
|
CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \
|
2010-03-12 04:12:53 +00:00
|
|
|
CF_ACR_EN | CF_ACR_SM_ALL)
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
|
2010-03-12 04:12:53 +00:00
|
|
|
CF_CACR_DISD | CF_CACR_INVI | \
|
|
|
|
CF_CACR_CEIB | CF_CACR_DCM | \
|
|
|
|
CF_CACR_EUSP)
|
|
|
|
|
2009-06-12 11:29:00 +00:00
|
|
|
/* Chipselect bank definitions */
|
|
|
|
/*
|
|
|
|
* CS0 - NOR Flash
|
|
|
|
* CS1 - Available
|
|
|
|
* CS2 - Available
|
|
|
|
* CS3 - Available
|
|
|
|
* CS4 - Available
|
|
|
|
* CS5 - Available
|
|
|
|
*/
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_CS0_BASE 0
|
|
|
|
#define CFG_SYS_CS0_MASK 0x007F0001
|
|
|
|
#define CFG_SYS_CS0_CTRL 0x00001FA0
|
2009-06-12 11:29:00 +00:00
|
|
|
|
2023-02-25 22:25:26 +00:00
|
|
|
|
2009-06-12 11:29:00 +00:00
|
|
|
#endif /* _M5208EVBE_H */
|