2015-07-21 05:04:22 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2011-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <linux/io.h>
|
2015-09-21 15:27:39 +00:00
|
|
|
#include <mach/init.h>
|
2015-07-21 05:04:22 +00:00
|
|
|
#include <mach/sbc-regs.h>
|
|
|
|
#include <mach/sg-regs.h>
|
|
|
|
|
2015-09-21 15:27:39 +00:00
|
|
|
int ph1_sld3_sbc_init(const struct uniphier_board_data *bd)
|
2015-07-21 05:04:22 +00:00
|
|
|
{
|
|
|
|
/* only address/data multiplex mode is supported */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Only CS1 is connected to support card.
|
|
|
|
* BKSZ[1:0] should be set to "01".
|
|
|
|
*/
|
|
|
|
writel(SBCTRL0_ADMULTIPLX_MEM_VALUE, SBCTRL10);
|
|
|
|
writel(SBCTRL1_ADMULTIPLX_MEM_VALUE, SBCTRL11);
|
|
|
|
writel(SBCTRL2_ADMULTIPLX_MEM_VALUE, SBCTRL12);
|
|
|
|
|
|
|
|
if (boot_is_swapped()) {
|
|
|
|
/*
|
|
|
|
* Boot Swap On: boot from external NOR/SRAM
|
2015-09-11 11:17:47 +00:00
|
|
|
* 0x42000000-0x43ffffff is a mirror of 0x40000000-0x41ffffff.
|
2015-07-21 05:04:22 +00:00
|
|
|
*
|
2015-09-11 11:17:47 +00:00
|
|
|
* 0x40000000-0x41efffff, 0x42000000-0x43efffff: memory bank
|
|
|
|
* 0x41f00000-0x41ffffff, 0x43f00000-0x43ffffff: peripherals
|
2015-07-21 05:04:22 +00:00
|
|
|
*/
|
|
|
|
writel(0x0000bc01, SBBASE0);
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* Boot Swap Off: boot from mask ROM
|
2015-09-11 11:17:47 +00:00
|
|
|
* 0x40000000-0x41ffffff: mask ROM
|
|
|
|
* 0x42000000-0x43efffff: memory bank (31MB)
|
|
|
|
* 0x43f00000-0x43ffffff: peripherals (1MB)
|
2015-07-21 05:04:22 +00:00
|
|
|
*/
|
|
|
|
writel(0x0000be01, SBBASE0); /* dummy */
|
|
|
|
writel(0x0200be01, SBBASE1);
|
|
|
|
}
|
|
|
|
|
2015-09-11 11:17:48 +00:00
|
|
|
sg_set_pinsel(99, 1, 4, 4); /* GPIO26 -> EA24 */
|
2015-09-21 15:27:39 +00:00
|
|
|
|
|
|
|
return 0;
|
2015-07-21 05:04:22 +00:00
|
|
|
}
|