2012-10-04 06:46:02 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012 Altera Corporation <www.altera.com>
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2012-10-04 06:46:02 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _RESET_MANAGER_H_
|
|
|
|
#define _RESET_MANAGER_H_
|
|
|
|
|
|
|
|
void reset_cpu(ulong addr);
|
|
|
|
void reset_deassert_peripherals_handoff(void);
|
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
void socfpga_bridges_reset(int enable);
|
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
void socfpga_emac_reset(int enable);
|
2014-09-09 12:03:28 +00:00
|
|
|
void socfpga_watchdog_reset(void);
|
2014-11-07 12:50:30 +00:00
|
|
|
void socfpga_spim_enable(void);
|
2014-09-09 12:03:28 +00:00
|
|
|
|
2012-10-04 06:46:02 +00:00
|
|
|
struct socfpga_reset_manager {
|
2013-08-07 15:08:03 +00:00
|
|
|
u32 status;
|
2012-10-04 06:46:02 +00:00
|
|
|
u32 ctrl;
|
2013-08-07 15:08:03 +00:00
|
|
|
u32 counts;
|
|
|
|
u32 padding1;
|
2012-10-04 06:46:02 +00:00
|
|
|
u32 mpu_mod_reset;
|
|
|
|
u32 per_mod_reset;
|
|
|
|
u32 per2_mod_reset;
|
|
|
|
u32 brg_mod_reset;
|
|
|
|
};
|
|
|
|
|
2013-08-07 15:08:03 +00:00
|
|
|
#if defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
|
|
|
|
#define RSTMGR_CTRL_SWWARMRSTREQ_LSB 2
|
|
|
|
#else
|
2012-10-04 06:46:02 +00:00
|
|
|
#define RSTMGR_CTRL_SWWARMRSTREQ_LSB 1
|
2013-08-07 15:08:03 +00:00
|
|
|
#endif
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#define RSTMGR_PERMODRST_EMAC0_LSB 0
|
|
|
|
#define RSTMGR_PERMODRST_EMAC1_LSB 1
|
2014-09-09 12:03:28 +00:00
|
|
|
#define RSTMGR_PERMODRST_L4WD0_LSB 6
|
2014-11-07 12:50:30 +00:00
|
|
|
#define RSTMGR_PERMODRST_SPIM0_LSB 18
|
|
|
|
#define RSTMGR_PERMODRST_SPIM1_LSB 19
|
2014-09-09 12:03:28 +00:00
|
|
|
|
2012-10-04 06:46:02 +00:00
|
|
|
#endif /* _RESET_MANAGER_H_ */
|