2013-01-14 18:26:57 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2013 Freescale Semiconductor, Inc.
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2013-01-14 18:26:57 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/fsl_law.h>
|
|
|
|
#include <asm/mmu.h>
|
|
|
|
|
|
|
|
struct law_entry law_table[] = {
|
|
|
|
SET_LAW(CONFIG_SYS_FLASH_BASE_PHYS, LAW_SIZE_128M, LAW_TRGT_IF_IFC),
|
2013-04-16 07:58:40 +00:00
|
|
|
#ifdef CONFIG_SYS_NAND_BASE_PHYS
|
2013-01-14 18:26:57 +00:00
|
|
|
SET_LAW(CONFIG_SYS_NAND_BASE_PHYS, LAW_SIZE_1M, LAW_TRGT_IF_IFC),
|
2013-04-16 07:58:40 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_FPGA_BASE_PHYS
|
2013-01-14 18:26:57 +00:00
|
|
|
SET_LAW(CONFIG_SYS_FPGA_BASE_PHYS, LAW_SIZE_128K, LAW_TRGT_IF_IFC),
|
2013-04-16 07:58:40 +00:00
|
|
|
#endif
|
2013-07-02 03:51:04 +00:00
|
|
|
SET_LAW(CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS, LAW_SIZE_1M,
|
|
|
|
LAW_TRGT_IF_DSP_CCSR),
|
|
|
|
SET_LAW(CONFIG_SYS_FSL_DSP_M2_RAM_ADDR, LAW_SIZE_32M,
|
|
|
|
LAW_TRGT_IF_OCN_DSP),
|
|
|
|
SET_LAW(CONFIG_SYS_FSL_DSP_M3_RAM_ADDR, LAW_SIZE_32K,
|
|
|
|
LAW_TRGT_IF_CLASS_DSP),
|
|
|
|
SET_LAW(CONFIG_SYS_FSL_DSP_DDR_ADDR, LAW_SIZE_1G,
|
|
|
|
LAW_TRGT_IF_CLASS_DSP)
|
2013-01-14 18:26:57 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
int num_law_entries = ARRAY_SIZE(law_table);
|