2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2010-06-17 14:08:21 +00:00
|
|
|
/*
|
2011-04-22 17:41:02 +00:00
|
|
|
* Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
|
2010-06-17 14:08:21 +00:00
|
|
|
*
|
|
|
|
* Based on original Kirkwood support which is
|
|
|
|
* (C) Copyright 2009
|
|
|
|
* Marvell Semiconductor <www.marvell.com>
|
|
|
|
* Written-by: Prafulla Wadaskar <prafulla@marvell.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _CONFIG_EDMINIV2_H
|
|
|
|
#define _CONFIG_EDMINIV2_H
|
|
|
|
|
2015-01-31 21:55:38 +00:00
|
|
|
/*
|
|
|
|
* SPL
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_SPL_MAX_SIZE 0x0000fff0
|
|
|
|
#define CONFIG_SPL_STACK 0x00020000
|
|
|
|
#define CONFIG_SPL_BSS_START_ADDR 0x00020000
|
|
|
|
#define CONFIG_SPL_BSS_MAX_SIZE 0x0001ffff
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_START 0x00040000
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_SIZE 0x0001ffff
|
|
|
|
#define CONFIG_SYS_UBOOT_BASE 0xfff90000
|
|
|
|
#define CONFIG_SYS_UBOOT_START 0x00800000
|
|
|
|
|
2010-06-17 14:08:21 +00:00
|
|
|
/*
|
|
|
|
* High Level Configuration Options (easy to change)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_FEROCEON 1 /* CPU Core subversion */
|
|
|
|
#define CONFIG_88F5182 1 /* SOC Name */
|
|
|
|
|
2011-10-24 16:27:32 +00:00
|
|
|
#include <asm/arch/orion5x.h>
|
2010-06-17 14:08:21 +00:00
|
|
|
/*
|
|
|
|
* CLKs configurations
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Board-specific values for Orion5x MPP low level init:
|
|
|
|
* - MPPs 12 to 15 are SATA LEDs (mode 5)
|
|
|
|
* - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
|
|
|
|
* MPP16 to MPP19, mode 0 for others
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define ORION5X_MPP0_7 0x00000003
|
|
|
|
#define ORION5X_MPP8_15 0x55550000
|
2010-08-07 23:47:06 +00:00
|
|
|
#define ORION5X_MPP16_23 0x00005555
|
2010-06-17 14:08:21 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Board-specific values for Orion5x GPIO low level init:
|
|
|
|
* - GPIO3 is input (RTC interrupt)
|
|
|
|
* - GPIO16 is Power LED control (0 = on, 1 = off)
|
|
|
|
* - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
|
|
|
|
* - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
|
2012-08-16 06:35:21 +00:00
|
|
|
* - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
|
|
|
|
* - GPIO22 is SATA disk power status ()
|
|
|
|
* - GPIO23 is supply status for SATA disk ()
|
|
|
|
* - GPIO24 is supply control for board (write 1 to power off)
|
|
|
|
* Last GPIO is 25, further bits are supposed to be 0.
|
2010-06-17 14:08:21 +00:00
|
|
|
* Enable mask has ones for INPUT, 0 for OUTPUT.
|
2012-08-16 06:35:21 +00:00
|
|
|
* Default is LED ON, board ON :)
|
2010-06-17 14:08:21 +00:00
|
|
|
*/
|
|
|
|
|
2012-08-16 06:35:21 +00:00
|
|
|
#define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca
|
|
|
|
#define ORION5X_GPIO_OUT_VALUE 0x00000000
|
|
|
|
#define ORION5X_GPIO_IN_POLARITY 0x000000d0
|
2010-06-17 14:08:21 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* NS16550 Configuration
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE (-4)
|
|
|
|
#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
|
|
|
|
#define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Serial Port configuration
|
|
|
|
* The following definitions let you select what serial you want to use
|
|
|
|
* for your console driver.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_SYS_BAUDRATE_TABLE \
|
|
|
|
{ 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
|
|
|
|
|
|
|
|
/*
|
|
|
|
* FLASH configuration
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */
|
|
|
|
#define CONFIG_SYS_FLASH_BASE 0xfff80000
|
|
|
|
|
|
|
|
/* auto boot */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* For booting Linux, the board info and command line data
|
|
|
|
* have to be in the first 8 MB of memory, since this is
|
|
|
|
* the maximum mapped by the Linux kernel during initialization.
|
|
|
|
*/
|
|
|
|
#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
|
|
|
|
#define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
|
|
|
|
#define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
|
|
|
|
/*
|
2015-06-22 21:15:30 +00:00
|
|
|
* Commands configuration
|
2010-06-17 14:08:21 +00:00
|
|
|
*/
|
2010-07-12 20:24:30 +00:00
|
|
|
|
2010-06-17 14:08:21 +00:00
|
|
|
/*
|
2010-07-12 20:24:30 +00:00
|
|
|
* Network
|
2010-06-17 14:08:21 +00:00
|
|
|
*/
|
2010-07-12 20:24:30 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_CMD_NET
|
|
|
|
#define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */
|
|
|
|
#define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */
|
|
|
|
#define CONFIG_PHY_BASE_ADR 0x8
|
|
|
|
#define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
|
|
|
|
#define CONFIG_NETCONSOLE /* include NetConsole support */
|
|
|
|
#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
|
|
|
|
#define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
|
|
|
|
#endif
|
2010-06-17 14:08:21 +00:00
|
|
|
|
2010-08-07 23:47:06 +00:00
|
|
|
/*
|
|
|
|
* IDE
|
|
|
|
*/
|
2017-05-17 09:25:30 +00:00
|
|
|
#ifdef CONFIG_IDE
|
2010-08-07 23:47:06 +00:00
|
|
|
#define __io
|
|
|
|
#define CONFIG_IDE_PREINIT
|
|
|
|
/* ED Mini V has an IDE-compatible SATA connector for port 1 */
|
|
|
|
#define CONFIG_MVSATA_IDE_USE_PORT1
|
|
|
|
/* Needs byte-swapping for ATA data register */
|
|
|
|
#define CONFIG_IDE_SWAP_IO
|
|
|
|
/* Data, registers and alternate blocks are at the same offset */
|
|
|
|
#define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
|
|
|
|
#define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
|
|
|
|
#define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
|
|
|
|
/* Each 8-bit ATA register is aligned to a 4-bytes address */
|
|
|
|
#define CONFIG_SYS_ATA_STRIDE 4
|
|
|
|
/* Controller supports 48-bits LBA addressing */
|
|
|
|
#define CONFIG_LBA48
|
|
|
|
/* A single bus, a single device */
|
|
|
|
#define CONFIG_SYS_IDE_MAXBUS 1
|
|
|
|
#define CONFIG_SYS_IDE_MAXDEVICE 1
|
|
|
|
/* ATA registers base is at SATA controller base */
|
|
|
|
#define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE
|
|
|
|
/* ATA bus 0 is orion5x port 1 on ED Mini V2 */
|
|
|
|
#define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET
|
|
|
|
/* end of IDE defines */
|
|
|
|
#endif /* CMD_IDE */
|
|
|
|
|
2012-01-15 22:08:41 +00:00
|
|
|
/*
|
|
|
|
* Common USB/EHCI configuration
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_CMD_USB
|
|
|
|
#define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
|
|
|
|
#endif /* CONFIG_CMD_USB */
|
|
|
|
|
2010-08-27 16:26:06 +00:00
|
|
|
/*
|
|
|
|
* I2C related stuff
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_CMD_I2C
|
2014-06-13 20:55:48 +00:00
|
|
|
#define CONFIG_SYS_I2C
|
|
|
|
#define CONFIG_SYS_I2C_MVTWSI
|
2015-04-10 21:09:51 +00:00
|
|
|
#define CONFIG_I2C_MVTWSI_BASE0 ORION5X_TWSI_BASE
|
2010-08-27 16:26:06 +00:00
|
|
|
#define CONFIG_SYS_I2C_SLAVE 0x0
|
|
|
|
#define CONFIG_SYS_I2C_SPEED 100000
|
|
|
|
#endif
|
|
|
|
|
2010-06-17 14:08:21 +00:00
|
|
|
/*
|
|
|
|
* Environment variables configurations
|
|
|
|
*/
|
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
|
|
|
#define CONFIG_ENV_OFFSET 0x4000 /* env starts here */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Size of malloc() pool
|
|
|
|
*/
|
2012-09-21 14:57:12 +00:00
|
|
|
#define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */
|
2010-06-17 14:08:21 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Other required minimal configurations
|
|
|
|
*/
|
|
|
|
#define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR 0x00800000
|
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x00400000
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x007fffff
|
|
|
|
#define CONFIG_SYS_RESET_ADDRESS 0xffff0000
|
|
|
|
|
2012-02-06 15:02:19 +00:00
|
|
|
/* Enable command line editing */
|
|
|
|
|
|
|
|
/* provide extensive help */
|
|
|
|
|
2010-10-11 11:13:29 +00:00
|
|
|
/* additions for new relocation code, must be added to all boards */
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR \
|
2010-10-26 12:34:52 +00:00
|
|
|
(CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
|
2010-10-11 11:13:29 +00:00
|
|
|
|
2010-06-17 14:08:21 +00:00
|
|
|
#endif /* _CONFIG_EDMINIV2_H */
|