2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2008-07-11 19:10:13 +00:00
|
|
|
/*
|
|
|
|
* Miscelaneous DaVinci functions.
|
|
|
|
*
|
2009-11-12 16:03:23 +00:00
|
|
|
* Copyright (C) 2009 Nick Thompson, GE Fanuc Ltd, <nick.thompson@gefanuc.com>
|
2008-07-11 19:10:13 +00:00
|
|
|
* Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
|
|
|
|
* Copyright (C) 2008 Lyrtech <www.lyrtech.com>
|
|
|
|
* Copyright (C) 2004 Texas Instruments.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-08-01 15:46:51 +00:00
|
|
|
#include <env.h>
|
2008-07-11 19:10:13 +00:00
|
|
|
#include <i2c.h>
|
2019-12-28 17:45:05 +00:00
|
|
|
#include <init.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2009-04-13 05:49:26 +00:00
|
|
|
#include <net.h>
|
2008-07-11 19:10:13 +00:00
|
|
|
#include <asm/arch/hardware.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2009-11-12 16:03:23 +00:00
|
|
|
#include <asm/io.h>
|
2010-11-29 01:21:27 +00:00
|
|
|
#include <asm/arch/davinci_misc.h>
|
2009-05-15 21:47:12 +00:00
|
|
|
|
2008-07-11 19:10:13 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2011-07-26 20:12:34 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2010-08-23 13:08:15 +00:00
|
|
|
int dram_init(void)
|
|
|
|
{
|
|
|
|
/* dram_init must store complete ramsize in gd->ram_size */
|
|
|
|
gd->ram_size = get_ram_size(
|
2022-11-16 18:10:37 +00:00
|
|
|
(void *)CFG_SYS_SDRAM_BASE,
|
2022-12-04 15:04:51 +00:00
|
|
|
CFG_MAX_RAM_BANK_SIZE);
|
2010-08-23 13:08:15 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-03-31 14:40:32 +00:00
|
|
|
int dram_init_banksize(void)
|
2010-08-23 13:08:15 +00:00
|
|
|
{
|
2022-11-16 18:10:37 +00:00
|
|
|
gd->bd->bi_dram[0].start = CFG_SYS_SDRAM_BASE;
|
2010-08-23 13:08:15 +00:00
|
|
|
gd->bd->bi_dram[0].size = gd->ram_size;
|
2017-03-31 14:40:32 +00:00
|
|
|
|
|
|
|
return 0;
|
2010-08-23 13:08:15 +00:00
|
|
|
}
|
2010-11-30 16:32:10 +00:00
|
|
|
#endif
|
2008-07-11 19:10:13 +00:00
|
|
|
|
2009-04-13 05:49:26 +00:00
|
|
|
#ifdef CONFIG_DRIVER_TI_EMAC
|
2010-11-30 16:32:10 +00:00
|
|
|
/*
|
|
|
|
* Set the mii mode as MII or RMII
|
|
|
|
*/
|
|
|
|
void davinci_emac_mii_mode_sel(int mode_sel)
|
|
|
|
{
|
|
|
|
int val;
|
|
|
|
|
|
|
|
val = readl(&davinci_syscfg_regs->cfgchip3);
|
|
|
|
if (mode_sel == 0)
|
|
|
|
val &= ~(1 << 8);
|
|
|
|
else
|
|
|
|
val |= (1 << 8);
|
|
|
|
writel(val, &davinci_syscfg_regs->cfgchip3);
|
|
|
|
}
|
2019-04-29 16:37:12 +00:00
|
|
|
|
2010-09-23 13:58:43 +00:00
|
|
|
/*
|
2008-07-11 19:10:13 +00:00
|
|
|
* If there is no MAC address in the environment, then it will be initialized
|
2009-04-13 05:49:26 +00:00
|
|
|
* (silently) from the value in the EEPROM.
|
2008-07-11 19:10:13 +00:00
|
|
|
*/
|
2010-09-23 13:58:43 +00:00
|
|
|
void davinci_sync_env_enetaddr(uint8_t *rom_enetaddr)
|
2008-07-11 19:10:13 +00:00
|
|
|
{
|
2010-09-23 13:58:43 +00:00
|
|
|
uint8_t env_enetaddr[6];
|
2012-02-09 19:52:38 +00:00
|
|
|
int ret;
|
2008-07-11 19:10:13 +00:00
|
|
|
|
2017-08-03 18:22:14 +00:00
|
|
|
ret = eth_env_get_enetaddr_by_index("eth", 0, env_enetaddr);
|
2013-02-07 23:41:03 +00:00
|
|
|
if (!ret) {
|
2011-11-29 02:33:45 +00:00
|
|
|
/*
|
|
|
|
* There is no MAC address in the environment, so we
|
|
|
|
* initialize it from the value in the EEPROM.
|
|
|
|
*/
|
2010-09-23 13:58:43 +00:00
|
|
|
debug("### Setting environment from EEPROM MAC address = "
|
|
|
|
"\"%pM\"\n",
|
|
|
|
env_enetaddr);
|
2017-08-03 18:22:11 +00:00
|
|
|
ret = !eth_env_set_enetaddr("ethaddr", rom_enetaddr);
|
2008-07-11 19:10:13 +00:00
|
|
|
}
|
2012-02-09 19:52:38 +00:00
|
|
|
if (!ret)
|
2013-02-07 23:41:03 +00:00
|
|
|
printf("Failed to set mac address from EEPROM: %d\n", ret);
|
2008-07-11 19:10:13 +00:00
|
|
|
}
|
2010-11-30 16:32:10 +00:00
|
|
|
#endif /* CONFIG_DRIVER_TI_EMAC */
|
|
|
|
|
|
|
|
void irq_init(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Mask all IRQs by clearing the global enable and setting
|
|
|
|
* the enable clear for all the 90 interrupts.
|
|
|
|
*/
|
|
|
|
writel(0, &davinci_aintc_regs->ger);
|
|
|
|
|
|
|
|
writel(0, &davinci_aintc_regs->hier);
|
|
|
|
|
|
|
|
writel(0xffffffff, &davinci_aintc_regs->ecr1);
|
|
|
|
writel(0xffffffff, &davinci_aintc_regs->ecr2);
|
|
|
|
writel(0xffffffff, &davinci_aintc_regs->ecr3);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable PSC for various peripherals.
|
|
|
|
*/
|
|
|
|
int da8xx_configure_lpsc_items(const struct lpsc_resource *item,
|
|
|
|
const int n_items)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < n_items; i++)
|
|
|
|
lpsc_on(item[i].lpsc_no);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|