2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2014-07-18 04:07:19 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2014
|
|
|
|
* Heiko Schocher, DENX Software Engineering, hs@denx.de.
|
|
|
|
*
|
2016-09-13 12:35:18 +00:00
|
|
|
* Basic support for the pwm module on imx6.
|
2014-07-18 04:07:19 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <div64.h>
|
2019-05-28 04:51:52 +00:00
|
|
|
#include <dm.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2014-07-18 04:07:19 +00:00
|
|
|
#include <pwm.h>
|
|
|
|
#include <asm/arch/imx-regs.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
|
|
|
int pwm_init(int pwm_id, int div, int invert)
|
|
|
|
{
|
|
|
|
struct pwm_regs *pwm = (struct pwm_regs *)pwm_id_to_reg(pwm_id);
|
|
|
|
|
2015-05-23 07:16:48 +00:00
|
|
|
if (!pwm)
|
|
|
|
return -1;
|
|
|
|
|
2014-07-18 04:07:19 +00:00
|
|
|
writel(0, &pwm->ir);
|
|
|
|
return 0;
|
|
|
|
}
|
2022-03-26 11:19:06 +00:00
|
|
|
#include <clk.h>
|
2014-07-18 04:07:19 +00:00
|
|
|
|
2019-05-28 04:51:52 +00:00
|
|
|
int pwm_config_internal(struct pwm_regs *pwm, unsigned long period_cycles,
|
|
|
|
unsigned long duty_cycles, unsigned long prescale)
|
2014-07-18 04:07:19 +00:00
|
|
|
{
|
|
|
|
u32 cr;
|
|
|
|
|
2019-05-28 04:51:52 +00:00
|
|
|
writel(0, &pwm->ir);
|
2014-07-18 04:07:19 +00:00
|
|
|
cr = PWMCR_PRESCALER(prescale) |
|
|
|
|
PWMCR_DOZEEN | PWMCR_WAITEN |
|
|
|
|
PWMCR_DBGEN | PWMCR_CLKSRC_IPG_HIGH;
|
|
|
|
|
|
|
|
writel(cr, &pwm->cr);
|
|
|
|
/* set duty cycles */
|
|
|
|
writel(duty_cycles, &pwm->sar);
|
|
|
|
/* set period cycles */
|
|
|
|
writel(period_cycles, &pwm->pr);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2022-03-26 11:19:05 +00:00
|
|
|
/* pwm_id from 0..7 */
|
|
|
|
struct pwm_regs *pwm_id_to_reg(int pwm_id)
|
|
|
|
{
|
|
|
|
|
|
|
|
switch (pwm_id) {
|
|
|
|
case 0:
|
|
|
|
return (struct pwm_regs *)PWM1_BASE_ADDR;
|
|
|
|
case 1:
|
|
|
|
return (struct pwm_regs *)PWM2_BASE_ADDR;
|
|
|
|
#ifdef CONFIG_MX6
|
|
|
|
case 2:
|
|
|
|
return (struct pwm_regs *)PWM3_BASE_ADDR;
|
|
|
|
case 3:
|
|
|
|
return (struct pwm_regs *)PWM4_BASE_ADDR;
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_MX6SX
|
|
|
|
case 4:
|
|
|
|
return (struct pwm_regs *)PWM5_BASE_ADDR;
|
|
|
|
case 5:
|
|
|
|
return (struct pwm_regs *)PWM6_BASE_ADDR;
|
|
|
|
case 6:
|
|
|
|
return (struct pwm_regs *)PWM7_BASE_ADDR;
|
|
|
|
case 7:
|
|
|
|
return (struct pwm_regs *)PWM8_BASE_ADDR;
|
|
|
|
#endif
|
|
|
|
default:
|
|
|
|
printf("unknown pwm_id: %d\n", pwm_id);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
int pwm_imx_get_parms(int period_ns, int duty_ns, unsigned long *period_c,
|
|
|
|
unsigned long *duty_c, unsigned long *prescale)
|
|
|
|
{
|
|
|
|
unsigned long long c;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* we have not yet a clock framework for imx6, so add the clock
|
|
|
|
* value here as a define. Replace it when we have the clock
|
|
|
|
* framework.
|
|
|
|
*/
|
|
|
|
c = CONFIG_IMX6_PWM_PER_CLK;
|
|
|
|
c = c * period_ns;
|
|
|
|
do_div(c, 1000000000);
|
|
|
|
*period_c = c;
|
|
|
|
|
|
|
|
*prescale = *period_c / 0x10000 + 1;
|
|
|
|
|
|
|
|
*period_c /= *prescale;
|
|
|
|
c = *period_c * (unsigned long long)duty_ns;
|
|
|
|
do_div(c, period_ns);
|
|
|
|
*duty_c = c;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* according to imx pwm RM, the real period value should be
|
|
|
|
* PERIOD value in PWMPR plus 2.
|
|
|
|
*/
|
|
|
|
if (*period_c > 2)
|
|
|
|
*period_c -= 2;
|
|
|
|
else
|
|
|
|
*period_c = 0;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-05-28 04:51:52 +00:00
|
|
|
int pwm_config(int pwm_id, int duty_ns, int period_ns)
|
|
|
|
{
|
|
|
|
struct pwm_regs *pwm = (struct pwm_regs *)pwm_id_to_reg(pwm_id);
|
|
|
|
unsigned long period_cycles, duty_cycles, prescale;
|
|
|
|
|
|
|
|
if (!pwm)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
pwm_imx_get_parms(period_ns, duty_ns, &period_cycles, &duty_cycles,
|
|
|
|
&prescale);
|
|
|
|
|
|
|
|
return pwm_config_internal(pwm, period_cycles, duty_cycles, prescale);
|
|
|
|
}
|
|
|
|
|
2014-07-18 04:07:19 +00:00
|
|
|
int pwm_enable(int pwm_id)
|
|
|
|
{
|
|
|
|
struct pwm_regs *pwm = (struct pwm_regs *)pwm_id_to_reg(pwm_id);
|
|
|
|
|
2015-05-23 07:16:48 +00:00
|
|
|
if (!pwm)
|
|
|
|
return -1;
|
|
|
|
|
2014-07-18 04:07:19 +00:00
|
|
|
setbits_le32(&pwm->cr, PWMCR_EN);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void pwm_disable(int pwm_id)
|
|
|
|
{
|
|
|
|
struct pwm_regs *pwm = (struct pwm_regs *)pwm_id_to_reg(pwm_id);
|
|
|
|
|
2015-05-23 07:16:48 +00:00
|
|
|
if (!pwm)
|
|
|
|
return;
|
|
|
|
|
2014-07-18 04:07:19 +00:00
|
|
|
clrbits_le32(&pwm->cr, PWMCR_EN);
|
|
|
|
}
|
2019-05-28 04:51:52 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_DM_PWM)
|
|
|
|
struct imx_pwm_priv {
|
|
|
|
struct pwm_regs *regs;
|
|
|
|
bool invert;
|
2022-03-26 11:19:06 +00:00
|
|
|
struct clk per_clk;
|
|
|
|
struct clk ipg_clk;
|
2019-05-28 04:51:52 +00:00
|
|
|
};
|
|
|
|
|
2022-03-26 11:19:07 +00:00
|
|
|
int pwm_dm_imx_get_parms(struct imx_pwm_priv *priv, int period_ns,
|
|
|
|
int duty_ns, unsigned long *period_c, unsigned long *duty_c,
|
|
|
|
unsigned long *prescale)
|
|
|
|
{
|
|
|
|
unsigned long long c;
|
|
|
|
|
|
|
|
c = clk_get_rate(&priv->per_clk);
|
|
|
|
c = c * period_ns;
|
|
|
|
do_div(c, 1000000000);
|
|
|
|
*period_c = c;
|
|
|
|
|
|
|
|
*prescale = *period_c / 0x10000 + 1;
|
|
|
|
|
|
|
|
*period_c /= *prescale;
|
|
|
|
c = *period_c * (unsigned long long)duty_ns;
|
|
|
|
do_div(c, period_ns);
|
|
|
|
*duty_c = c;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* according to imx pwm RM, the real period value should be
|
|
|
|
* PERIOD value in PWMPR plus 2.
|
|
|
|
*/
|
|
|
|
if (*period_c > 2)
|
|
|
|
*period_c -= 2;
|
|
|
|
else
|
|
|
|
*period_c = 0;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-05-28 04:51:52 +00:00
|
|
|
static int imx_pwm_set_invert(struct udevice *dev, uint channel,
|
|
|
|
bool polarity)
|
|
|
|
{
|
|
|
|
struct imx_pwm_priv *priv = dev_get_priv(dev);
|
|
|
|
|
|
|
|
debug("%s: polarity=%u\n", __func__, polarity);
|
|
|
|
priv->invert = polarity;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int imx_pwm_set_config(struct udevice *dev, uint channel,
|
|
|
|
uint period_ns, uint duty_ns)
|
|
|
|
{
|
|
|
|
struct imx_pwm_priv *priv = dev_get_priv(dev);
|
|
|
|
struct pwm_regs *regs = priv->regs;
|
|
|
|
unsigned long period_cycles, duty_cycles, prescale;
|
|
|
|
|
|
|
|
debug("%s: Config '%s' channel: %d\n", __func__, dev->name, channel);
|
|
|
|
|
2022-03-26 11:19:07 +00:00
|
|
|
pwm_dm_imx_get_parms(priv, period_ns, duty_ns, &period_cycles, &duty_cycles,
|
2019-05-28 04:51:52 +00:00
|
|
|
&prescale);
|
|
|
|
|
|
|
|
return pwm_config_internal(regs, period_cycles, duty_cycles, prescale);
|
|
|
|
};
|
|
|
|
|
|
|
|
static int imx_pwm_set_enable(struct udevice *dev, uint channel, bool enable)
|
|
|
|
{
|
|
|
|
struct imx_pwm_priv *priv = dev_get_priv(dev);
|
|
|
|
struct pwm_regs *regs = priv->regs;
|
|
|
|
|
|
|
|
debug("%s: Enable '%s' state: %d\n", __func__, dev->name, enable);
|
|
|
|
|
|
|
|
if (enable)
|
|
|
|
setbits_le32(®s->cr, PWMCR_EN);
|
|
|
|
else
|
|
|
|
clrbits_le32(®s->cr, PWMCR_EN);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
};
|
|
|
|
|
2020-12-03 23:55:21 +00:00
|
|
|
static int imx_pwm_of_to_plat(struct udevice *dev)
|
2019-05-28 04:51:52 +00:00
|
|
|
{
|
2022-03-26 11:19:06 +00:00
|
|
|
int ret;
|
2019-05-28 04:51:52 +00:00
|
|
|
struct imx_pwm_priv *priv = dev_get_priv(dev);
|
|
|
|
|
2020-07-17 05:36:46 +00:00
|
|
|
priv->regs = dev_read_addr_ptr(dev);
|
2019-05-28 04:51:52 +00:00
|
|
|
|
2022-03-26 11:19:06 +00:00
|
|
|
ret = clk_get_by_name(dev, "per", &priv->per_clk);
|
|
|
|
if (ret) {
|
|
|
|
printf("Failed to get per_clk\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = clk_get_by_name(dev, "ipg", &priv->ipg_clk);
|
|
|
|
if (ret) {
|
|
|
|
printf("Failed to get ipg_clk\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2019-05-28 04:51:52 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int imx_pwm_probe(struct udevice *dev)
|
|
|
|
{
|
2022-03-26 11:19:06 +00:00
|
|
|
int ret;
|
|
|
|
struct imx_pwm_priv *priv = dev_get_priv(dev);
|
|
|
|
|
|
|
|
ret = clk_enable(&priv->per_clk);
|
|
|
|
if (ret) {
|
|
|
|
printf("Failed to enable per_clk\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = clk_enable(&priv->ipg_clk);
|
|
|
|
if (ret) {
|
|
|
|
printf("Failed to enable ipg_clk\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2019-05-28 04:51:52 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct pwm_ops imx_pwm_ops = {
|
|
|
|
.set_invert = imx_pwm_set_invert,
|
|
|
|
.set_config = imx_pwm_set_config,
|
|
|
|
.set_enable = imx_pwm_set_enable,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct udevice_id imx_pwm_ids[] = {
|
|
|
|
{ .compatible = "fsl,imx27-pwm" },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(imx_pwm) = {
|
|
|
|
.name = "imx_pwm",
|
|
|
|
.id = UCLASS_PWM,
|
|
|
|
.of_match = imx_pwm_ids,
|
|
|
|
.ops = &imx_pwm_ops,
|
2020-12-03 23:55:21 +00:00
|
|
|
.of_to_plat = imx_pwm_of_to_plat,
|
2019-05-28 04:51:52 +00:00
|
|
|
.probe = imx_pwm_probe,
|
2020-12-03 23:55:17 +00:00
|
|
|
.priv_auto = sizeof(struct imx_pwm_priv),
|
2019-05-28 04:51:52 +00:00
|
|
|
};
|
|
|
|
#endif
|