2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2014-09-05 05:52:34 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-12-28 17:44:58 +00:00
|
|
|
#include <clock_legacy.h>
|
2020-05-10 17:39:56 +00:00
|
|
|
#include <net.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2018-03-04 16:20:11 +00:00
|
|
|
#include <linux/libfdt.h>
|
2014-09-05 05:52:34 +00:00
|
|
|
#include <fdt_support.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/arch/clock.h>
|
|
|
|
#include <linux/ctype.h>
|
|
|
|
#ifdef CONFIG_FSL_ESDHC
|
|
|
|
#include <fsl_esdhc.h>
|
|
|
|
#endif
|
|
|
|
#include <tsec.h>
|
2014-12-15 06:00:36 +00:00
|
|
|
#include <asm/arch/immap_ls102xa.h>
|
|
|
|
#include <fsl_sec.h>
|
2019-07-18 21:29:59 +00:00
|
|
|
#include <dm.h>
|
2014-09-05 05:52:34 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
void ft_fixup_enet_phy_connect_type(void *fdt)
|
|
|
|
{
|
2019-07-18 21:29:59 +00:00
|
|
|
#ifdef CONFIG_DM_ETH
|
|
|
|
struct udevice *dev;
|
|
|
|
#else
|
2014-09-05 05:52:34 +00:00
|
|
|
struct eth_device *dev;
|
2019-07-18 21:29:59 +00:00
|
|
|
#endif
|
2014-09-05 05:52:34 +00:00
|
|
|
struct tsec_private *priv;
|
|
|
|
const char *enet_path, *phy_path;
|
|
|
|
char enet[16];
|
|
|
|
char phy[16];
|
|
|
|
int phy_node;
|
|
|
|
int i = 0;
|
|
|
|
uint32_t ph;
|
2019-07-18 21:29:59 +00:00
|
|
|
#ifdef CONFIG_DM_ETH
|
|
|
|
char *name[3] = { "ethernet@2d10000", "ethernet@2d50000",
|
|
|
|
"ethernet@2d90000" };
|
|
|
|
#else
|
2016-01-12 06:41:26 +00:00
|
|
|
char *name[3] = { "eTSEC1", "eTSEC2", "eTSEC3" };
|
2019-07-18 21:29:59 +00:00
|
|
|
#endif
|
2014-09-05 05:52:34 +00:00
|
|
|
|
2016-01-12 06:41:26 +00:00
|
|
|
for (; i < ARRAY_SIZE(name); i++) {
|
|
|
|
dev = eth_get_dev_by_name(name[i]);
|
|
|
|
if (dev) {
|
|
|
|
sprintf(enet, "ethernet%d", i);
|
|
|
|
sprintf(phy, "enet%d_rgmii_phy", i);
|
2015-05-11 07:39:47 +00:00
|
|
|
} else {
|
2014-09-05 05:52:34 +00:00
|
|
|
continue;
|
2015-05-11 07:39:47 +00:00
|
|
|
}
|
2014-09-05 05:52:34 +00:00
|
|
|
|
2020-12-23 02:30:28 +00:00
|
|
|
#ifdef CONFIG_DM_ETH
|
|
|
|
priv = dev_get_priv(dev);
|
|
|
|
#else
|
2014-09-05 05:52:34 +00:00
|
|
|
priv = dev->priv;
|
2020-12-23 02:30:28 +00:00
|
|
|
#endif
|
2014-09-05 05:52:34 +00:00
|
|
|
if (priv->flags & TSEC_SGMII)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
enet_path = fdt_get_alias(fdt, enet);
|
|
|
|
if (!enet_path)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
phy_path = fdt_get_alias(fdt, phy);
|
|
|
|
if (!phy_path)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
phy_node = fdt_path_offset(fdt, phy_path);
|
|
|
|
if (phy_node < 0)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
ph = fdt_create_phandle(fdt, phy_node);
|
|
|
|
if (ph)
|
|
|
|
do_fixup_by_path_u32(fdt, enet_path,
|
|
|
|
"phy-handle", ph, 1);
|
|
|
|
|
|
|
|
do_fixup_by_path(fdt, enet_path, "phy-connection-type",
|
|
|
|
phy_string_for_interface(
|
|
|
|
PHY_INTERFACE_MODE_RGMII_ID),
|
2018-07-16 20:28:24 +00:00
|
|
|
strlen(phy_string_for_interface(
|
|
|
|
PHY_INTERFACE_MODE_RGMII_ID)) + 1,
|
2014-09-05 05:52:34 +00:00
|
|
|
1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-06-26 06:13:33 +00:00
|
|
|
void ft_cpu_setup(void *blob, struct bd_info *bd)
|
2014-09-05 05:52:34 +00:00
|
|
|
{
|
|
|
|
int off;
|
|
|
|
int val;
|
|
|
|
const char *sysclk_path;
|
2022-10-29 00:27:13 +00:00
|
|
|
struct ccsr_gur __iomem *gur = (void *)(CFG_SYS_FSL_GUTS_ADDR);
|
2014-12-15 06:00:36 +00:00
|
|
|
unsigned int svr;
|
|
|
|
svr = in_be32(&gur->svr);
|
2014-09-05 05:52:34 +00:00
|
|
|
|
|
|
|
unsigned long busclk = get_bus_freq(0);
|
|
|
|
|
2014-12-15 06:00:36 +00:00
|
|
|
/* delete crypto node if not on an E-processor */
|
|
|
|
if (!IS_E_PROCESSOR(svr))
|
|
|
|
fdt_fixup_crypto_node(blob, 0);
|
|
|
|
#if CONFIG_SYS_FSL_SEC_COMPAT >= 4
|
|
|
|
else {
|
|
|
|
ccsr_sec_t __iomem *sec;
|
|
|
|
|
2022-10-29 00:27:13 +00:00
|
|
|
sec = (void __iomem *)CFG_SYS_FSL_SEC_ADDR;
|
2014-12-15 06:00:36 +00:00
|
|
|
fdt_fixup_crypto_node(blob, sec_in32(&sec->secvid_ms));
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2014-09-05 05:52:34 +00:00
|
|
|
off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
|
|
|
|
while (off != -FDT_ERR_NOTFOUND) {
|
|
|
|
val = gd->cpu_clk;
|
|
|
|
fdt_setprop(blob, off, "clock-frequency", &val, 4);
|
|
|
|
off = fdt_node_offset_by_prop_value(blob, off,
|
|
|
|
"device_type", "cpu", 4);
|
|
|
|
}
|
|
|
|
|
|
|
|
do_fixup_by_prop_u32(blob, "device_type", "soc",
|
2014-10-21 05:51:58 +00:00
|
|
|
4, "bus-frequency", busclk, 1);
|
2014-09-05 05:52:34 +00:00
|
|
|
|
|
|
|
ft_fixup_enet_phy_connect_type(blob);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_NS16550
|
|
|
|
do_fixup_by_compat_u32(blob, "fsl,16550-FIFO64",
|
2022-11-16 18:10:28 +00:00
|
|
|
"clock-frequency", CFG_SYS_NS16550_CLK, 1);
|
2014-09-05 05:52:34 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
sysclk_path = fdt_get_alias(blob, "sysclk");
|
|
|
|
if (sysclk_path)
|
|
|
|
do_fixup_by_path_u32(blob, sysclk_path, "clock-frequency",
|
2021-12-14 18:36:40 +00:00
|
|
|
get_board_sys_clk(), 1);
|
2014-09-05 05:52:34 +00:00
|
|
|
do_fixup_by_compat_u32(blob, "fsl,qoriq-sysclk-2.0",
|
2021-12-14 18:36:40 +00:00
|
|
|
"clock-frequency", get_board_sys_clk(), 1);
|
2014-09-05 05:52:34 +00:00
|
|
|
|
2014-12-17 04:58:05 +00:00
|
|
|
#if defined(CONFIG_DEEP_SLEEP) && defined(CONFIG_SD_BOOT)
|
|
|
|
#define UBOOT_HEAD_LEN 0x1000
|
|
|
|
/*
|
|
|
|
* Reserved memory in SD boot deep sleep case.
|
|
|
|
* Second stage uboot binary and malloc space should be reserved.
|
|
|
|
* If the memory they occupied has not been reserved, then this
|
|
|
|
* space would be used by kernel and overwritten in uboot when
|
|
|
|
* deep sleep resume, which cause deep sleep failed.
|
|
|
|
* Since second uboot binary has a head, that space need to be
|
|
|
|
* reserved either(assuming its size is less than 0x1000).
|
|
|
|
*/
|
2022-10-21 00:22:39 +00:00
|
|
|
off = fdt_add_mem_rsv(blob, CONFIG_TEXT_BASE - UBOOT_HEAD_LEN,
|
|
|
|
CONFIG_SYS_MONITOR_LEN +
|
|
|
|
CONFIG_SYS_SPL_MALLOC_SIZE + UBOOT_HEAD_LEN);
|
2014-12-17 04:58:05 +00:00
|
|
|
if (off < 0)
|
|
|
|
printf("Failed to reserve memory for SD boot deep sleep: %s\n",
|
|
|
|
fdt_strerror(off));
|
|
|
|
#endif
|
|
|
|
|
2014-09-05 05:52:34 +00:00
|
|
|
#if defined(CONFIG_FSL_ESDHC)
|
|
|
|
fdt_fixup_esdhc(blob, bd);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* platform bus clock = system bus clock/2
|
|
|
|
* Here busclk = system bus clock
|
|
|
|
* We are using the platform bus clock as 1588 Timer reference
|
|
|
|
* clock source select
|
|
|
|
*/
|
|
|
|
do_fixup_by_compat_u32(blob, "fsl, gianfar-ptp-timer",
|
|
|
|
"timer-frequency", busclk / 2, 1);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* clock-freq should change to clock-frequency and
|
|
|
|
* flexcan-v1.0 should change to p1010-flexcan respectively
|
|
|
|
* in the future.
|
|
|
|
*/
|
|
|
|
do_fixup_by_compat_u32(blob, "fsl, flexcan-v1.0",
|
|
|
|
"clock_freq", busclk / 2, 1);
|
|
|
|
|
|
|
|
do_fixup_by_compat_u32(blob, "fsl, flexcan-v1.0",
|
|
|
|
"clock-frequency", busclk / 2, 1);
|
|
|
|
|
|
|
|
do_fixup_by_compat_u32(blob, "fsl, ls1021a-flexcan",
|
|
|
|
"clock-frequency", busclk / 2, 1);
|
2014-12-26 05:14:01 +00:00
|
|
|
|
2015-10-28 02:40:23 +00:00
|
|
|
#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
|
2014-12-26 05:14:01 +00:00
|
|
|
off = fdt_node_offset_by_compat_reg(blob, FSL_IFC_COMPAT,
|
2022-11-16 18:10:41 +00:00
|
|
|
CFG_SYS_IFC_ADDR);
|
2021-11-26 13:57:08 +00:00
|
|
|
fdt_set_node_status(blob, off, FDT_STATUS_DISABLED);
|
2014-12-26 05:14:01 +00:00
|
|
|
#else
|
|
|
|
off = fdt_node_offset_by_compat_reg(blob, FSL_QSPI_COMPAT,
|
|
|
|
QSPI0_BASE_ADDR);
|
2021-11-26 13:57:08 +00:00
|
|
|
fdt_set_node_status(blob, off, FDT_STATUS_DISABLED);
|
2014-12-26 05:14:01 +00:00
|
|
|
off = fdt_node_offset_by_compat_reg(blob, FSL_DSPI_COMPAT,
|
|
|
|
DSPI1_BASE_ADDR);
|
2021-11-26 13:57:08 +00:00
|
|
|
fdt_set_node_status(blob, off, FDT_STATUS_DISABLED);
|
2014-12-26 05:14:01 +00:00
|
|
|
#endif
|
2014-09-05 05:52:34 +00:00
|
|
|
}
|